ChipFind - документация

Электронный компонент: NDS331

Скачать:  PDF   ZIP
July 1996
NDS331N
N-Channel Logic Level Enhancement Mode Field Effect Transistor
General Description
Features
_______________________________________________________________________________
Absolute Maximum Ratings
T
A
= 25C unless otherwise noted
Symbol
Parameter
NDS331N
Units
V
DSS
Drain-Source Voltage
20
V
V
GSS
Gate-Source Voltage - Continuous
8
V
I
D
Maximum Drain Current - Continuous
(Note 1a)
1.3
A
- Pulsed
10
P
D
Maximum Power Dissipation
(Note 1a)
0.5
W
(Note 1b)
0.46
T
J
,T
STG
Operating and Storage Temperature Range
-55 to 150
C
THERMAL CHARACTERISTICS
R
JA
Thermal Resistance, Junction-to-Ambient
(Note 1a)
250
C/W
R
JC
Thermal Resistance, Junction-to-Case
(Note 1)
75
C/W
NDS331N Rev.E
1.3 A, 20 V. R
DS(ON)
= 0.21
@ V
GS
= 2.7 V
R
DS(ON)
= 0.16
@ V
GS
= 4.5 V.
Industry standard outline SOT-23 surface mount package
using poprietary SuperSOT
TM
-3 design for superior thermal
and electrical capabilities.
High density cell design for extremely low R
DS(ON)
.
Exceptional on-resistance and maximum DC current
capability.
These N-Channel logic level enhancement mode power field
effect transistors are produced using Fairchild's proprietary,
high cell density, DMOS technology. This very high density
process is especially tailored to minimize on-state resistance.
These devices are particularly suited for low voltage
applications in notebook computers, portable phones, PCMCIA
cards, and other battery powered circuits where fast
switching, and low in-line power loss are needed in a very
small outline surface mount package.
D
S
G
1997 Fairchild Semiconductor Corporation
ELECTRICAL CHARACTERISTICS
(T
A
= 25C unless otherwise noted)
Symbol
Parameter
Conditions
Min
Typ
Max
Units
OFF CHARACTERISTICS
BV
DSS
Drain-Source Breakdown Voltage
V
GS
= 0 V, I
D
= 250 A
20
V
I
DSS
Zero Gate Voltage Drain Current
V
DS
= 16 V, V
GS
= 0 V
1
A
T
J
=125C
10
A
I
GSSF
Gate - Body Leakage, Forward
V
GS
= 8 V, V
DS
= 0 V
100
nA
I
GSSR
Gate - Body Leakage, Reverse
V
GS
= -8 V, V
DS
= 0 V
-100
nA
ON CHARACTERISTICS
(Note 2)
V
GS(th)
Gate Threshold Voltage
V
DS
= V
GS
, I
D
= 250 A
0.5
0.7
1
V
T
J
=125C
0.3
0.53
0.8
R
DS(ON)
Static Drain-Source On-Resistance
V
GS
= 2.7 V, I
D
= 1.3 A
0.15
0.21
T
J
=125C
0.24
0.4
V
GS
= 4.5 V, I
D
= 1.5 A
0.11
0.16
I
D(ON)
On-State Drain Current
V
GS
= 2.7 V, V
DS
= 5 V
3
A
V
GS
= 4.5 V, V
DS
= 5 V
4
g
FS
Forward Transconductance
V
DS
= 5 V, I
D
= 1.3 A,
3.5
S
DYNAMIC CHARACTERISTICS
C
iss
Input Capacitance
V
DS
= 10 V, V
GS
= 0 V,
f = 1.0 MHz
162
pF
C
oss
Output Capacitance
85
pF
C
rss
Reverse Transfer Capacitance
28
pF
SWITCHING CHARACTERISTICS
(Note 2)
t
D(on)
Turn - On Delay Time
V
DD
= 5 V, I
D
= 1 A,
V
GS
= 5 V, R
Gen
= 6
5
20
ns
t
r
Turn - On Rise Time
25
40
ns
t
D(off)
Turn - Off Delay Time
10
20
ns
t
f
Turn - Off Fall Time
5
20
ns
Q
g
Total Gate Charge
V
DS
= 5 V, I
D
= 1.3 A,
V
GS
= 4.5 V
3.5
5
nC
Q
gs
Gate-Source Charge
0.3
nC
Q
gd
Gate-Drain Charge
1
nC
NDS331N Rev.E
Electrical Characteristics
(T
A
= 25C unless otherwise noted)
Symbol
Parameter
Conditions
Min
Typ
Max
Units
DRAIN-SOURCE DIODE CHARACTERISTICS AND MAXIMUM RATINGS
I
S
Maximum Continuous Drain-Source Diode Forward Current
0.42
A
I
SM
Maximum Pulsed Drain-Source Diode Forward Current
10
A
V
SD
Drain-Source Diode Forward Voltage
V
GS
= 0 V, I
S
= 0.42 A
(Note 2)
0.8
1.2
V
Notes:
1. R
JA
is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R
JC
is guaranteed by
design while R
CA
is determined by the user's board design.
P
D
(
t
) =
T
J
-
T
A
R
J A
(
t
)
=
T
J
-
T
A
R
J C
+
R
CA
(
t
)
=
I
D
2
(
t
)
R
DS
(
ON
)
T
J
Typical R
JA
using the board layouts shown below on 4.5"x5" FR-4 PCB in a still air environment:
a. 250
o
C/W when mounted on a 0.02 in
2
pad of 2oz copper.
b. 270
o
C/W when mounted on a 0.001 in
2
pad of 2oz copper.
Scale 1 : 1 on letter size paper
2. Pulse Test: Pulse Width < 300s, Duty Cycle < 2.0%.
NDS331N Rev.E
1 a
1b
NDS331N Rev.E
Figure 1. On-Region Characteristics.
0
1
2
3
0
1
2
3
4
V , DRAIN-SOURCE VOLTAGE (V)
I , DRAIN-SOURCE CURRENT (A)
3.0
2.7
V =4.5V
GS
DS
D
2.5
1.5
2.0
Figure 2. On-Resistance Variation
with Drain Current and Gate Voltage.
0
0.5
1
1.5
2
2.5
3
0.5
0.75
1
1.25
1.5
1.75
I , DRAIN CURRENT (A)
DRAIN-SOURCE ON-RESISTANCE
T = 125C
J
25C
D
V = 2.7 V
GS
-55C
R , NORMALIZED
DS(on)
Figure 4. On-Resistance Variation
with Drain Current and Temperature
.
-50
-25
0
25
50
75
100
125
150
0.6
0.8
1
1.2
1.4
1.6
1.8
T , JUNCTION TEMPERATURE (C)
DRAIN-SOURCE ON-RESISTANCE
J
V = 2.7V
GS
I = 1.3A
D
R , NORMALIZED
DS(ON)
Figure 3. On-Resistance Variation
with Temperature
.
0
0.5
1
1.5
2
2.5
3
0
1
2
3
4
V , GATE TO SOURCE VOLTAGE (V)
I , DRAIN CURRENT (A)
25C
125C
V = 5.0V
DS
GS
D
T = -55C
J
Figure 5. Transfer Characteristics
.
-50
-25
0
2 5
5 0
7 5
100
125
150
0.5
0.6
0.7
0.8
0.9
1
1.1
1.2
1.3
T , JUNCTION TEMPERATURE (C)
GATE-SOURCE THRESHOLD VOLTAGE
J
I = 250A
D
V = V
DS
GS
V , NORMALIZED
th
Figure 6. Gate Threshold Variation
with Temperature
.
0
0.5
1
1.5
2
2.5
3
0.5
0.75
1
1.25
1.5
1.75
I , DRAIN CURRENT (A)
DRAIN-SOURCE ON-RESISTANCE
V = 2.0V
GS
D
R , NORMALIZED
DS(on)
3.5
4.5
2.7
3.0
2.5
Typical Electrical Characteristics
NDS331N Rev.E
Typical Electrical Characteristics
(continued)
-50
-25
0
25
50
75
100
125
150
0.92
0.96
1
1.04
1.08
1.12
T , JUNCTION TEMPERATURE (C)
DRAIN-SOURCE BREAKDOWN VOLTAGE
I = 250A
D
BV , NORMALIZED
DSS
J
Figure 7. Breakdown Voltage Variation with
Temperature.
0.1
0.2
0.5
1
2
5
10
20
10
20
50
100
200
400
600
V , DRAIN TO SOURCE VOLTAGE (V)
CAPACITANCE (pF)
DS
C iss
f = 1 MHz
V = 0V
GS
C oss
C rss
Figure 9. Capacitance Characteristics
.
0
0.2
0.4
0.6
0.8
1
1.2
0.0001
0.001
0.01
0.1
1
V , BODY DIODE FORWARD VOLTAGE (V)
I , REVERSE DRAIN CURRENT (A)
T = 125C
J
25C
-55C
V = 0V
GS
SD
S
Figure 8. Body Diode Forward Voltage Variation with
Source Current and Temperature
.
0
1
2
3
4
5
0
1
2
3
4
5
Q , GATE CHARGE (nC)
V , GATE-SOURCE VOLTAGE (V)
g
GS
I = 1.3A
D
10V
15V
V = 5V
DS
Figure 10. Gate Charge Characteristics
.
G
D
S
V
DD
R
L
V
V
IN
OUT
V
GS
DUT
R
GEN
Figure 11. Switching Test Circuit
.
Figure 12. Switching Waveforms
.
10%
50%
90%
10%
90%
90%
50%
V
IN
V
OUT
on
off
d(off)
f
r
d(on)
t
t
t
t
t
t
INVERTED
10%
PULSE WIDTH