ChipFind - документация

Электронный компонент: 80960JD

Скачать:  PDF   ZIP

Document Outline

80960JA/JF/JD/JT 3.3 V EMBEDDED
32-BIT MICROPROCESSOR
Advance Information Datasheet
Product Features
s
Pin/Code Compatible with all 80960Jx
Processors
s
High-Performance Embedded Architecture
-- One Instruction/Clock Execution
-- Core Clock Rate is:
80960JA/JF 1x the Bus Clock
80960JD 2x the Bus Clock
80960JT 3x the Bus Clock
-- Load/Store Programming Model
-- Sixteen 32-Bit Global Registers
-- Sixteen 32-Bit Local Registers (8 sets)
-- Nine Addressing Modes
-- User/Supervisor Protection Model
s
Two-Way Set Associative Instruction
Cache
-- 80960JA - 2 Kbyte
-- 80960JF/JD - 4 Kbyte
-- 80960JT - 16 Kbyte
-- Programmable Cache-Locking
Mechanism
s
Direct Mapped Data Cache
-- 80960JA - 1 Kbyte
-- 80960JF/JD - 2 Kbyte
-- 80960JT - 4 Kbyte
-- Write Through Operation
s
On-Chip Stack Frame Cache
-- Seven Register Sets Can Be Saved
-- Automatic Allocation on Call/Return
-- 0-7 Frames Reserved for High-Priority
Interrupts
s
On-Chip Data RAM
-- 1 Kbyte Critical Variable Storage
-- Single-Cycle Access
s
3.3 V Supply Voltage
-- 5 V Tolerant Inputs
-- TTL Compatible Outputs
s
High Bandwidth Burst Bus
-- 32-Bit Multiplexed Address/Data
-- Programmable Memory Configuration
-- Selectable 8-, 16-, 32-Bit Bus Widths
-- Supports Unaligned Accesses
-- Big or Little Endian Byte Ordering
s
High-Speed Interrupt Controller
-- 31 Programmable Priorities
-- Eight Maskable Pins plus NMI
-- Up to 240 Vectors in Expanded Mode
s
Two On-Chip Timers
-- Independent 32-Bit Counting
-- Clock Prescaling by 1, 2, 4 or 8
-- lnternal Interrupt Sources
s
Halt Mode for Low Power
s
IEEE 1149.1 (JTAG) Boundary Scan
Compatibility
s
Packages
-- 132-Lead Pin Grid Array (PGA)
-- 132-Lead Plastic Quad Flat Pack
(PQFP)
-- 196-Ball Mini Plastic Ball Grid Array
(MPBGA)
Order Number: 273159-001
March, 1998
Notice: This document contains information on products in the sampling and initial production
phases of development. The specifications are subject to change without notice. Verify with your
local Intel sales office that you have the latest datasheet before finalizing a design.
80960JA/JF/JD/JT 3.3 V Microprocessor
Advance Information Datasheet
Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual
property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability
whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to
fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not
intended for use in medical, life saving, or life sustaining applications.
Intel may make changes to specifications and product descriptions at any time, without notice.
Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for
future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.
The
80960JA/JF/JD/JT 3.3 V Microprocessor may contain design defects or errors known as errata which may cause the product to deviate from
published specifications. Current characterized errata are available on request.
Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.
Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-
548-4725 or by visiting Intel's website at http://www.intel.com.
Copyright Intel Corporation, 1998
*Third-party brands and names are the property of their respective owners.
Advance Information Datasheet
3
80960JA/JF/JD/JT 3.3 V Microprocessor
Contents
1.0
Introduction
.................................................................................................................. 7
2.0
80960Jx Overview
...................................................................................................... 7
2.1
80960 Processor Core .......................................................................................... 9
2.2
Burst Bus............................................................................................................. 10
2.3
Timer Unit............................................................................................................ 10
2.4
Priority Interrupt Controller .................................................................................. 10
2.5
Instruction Set Summary ..................................................................................... 11
2.6
Faults and Debugging ......................................................................................... 11
2.7
Low Power Operation.......................................................................................... 11
2.8
Test Features ...................................................................................................... 12
2.9
Memory-Mapped Control Registers .................................................................... 12
2.10
Data Types and Memory Addressing Modes ...................................................... 12
3.0
Package Information
............................................................................................... 14
3.1
Pin Descriptions .................................................................................................. 16
3.1.1
Functional Pin Definitions....................................................................... 16
3.1.2
80960Jx 132-Lead PGA Pinout.............................................................. 22
3.1.3
80960Jx 132-Lead PQFP Pinout............................................................ 26
3.1.4
80960Jx 196-Ball MPBGA Pinout .......................................................... 29
3.2
Package Thermal Specifications ......................................................................... 34
3.3
Thermal Management Accessories..................................................................... 38
3.3.1
Heatsinks................................................................................................ 38
4.0
Electrical Specifications
........................................................................................ 39
4.1
Absolute Maximum Ratings................................................................................. 39
4.2
Operating Conditions........................................................................................... 39
4.3
Connection Recommendations ........................................................................... 40
4.4
VCC5 Pin Requirements (VDIFF) ....................................................................... 40
4.5
VCCPLL Pin Requirements................................................................................. 41
4.6
DC Specifications ................................................................................................ 42
4.7
AC Specifications ................................................................................................ 44
4.7.1
AC Test Conditions and Derating Curves .............................................. 47
4.7.2
AC Timing Waveforms ........................................................................... 52
5.0
Bus Functional Waveforms
.................................................................................. 58
5.1
Basic Bus States ................................................................................................. 68
5.2
Boundary-Scan Register ..................................................................................... 69
6.0
Device Identification
............................................................................................... 74
7.0
Revision History
....................................................................................................... 77
80960JA/JF/JD/JT 3.3 V Microprocessor
4
Advance Information Datasheet
Figures
1
80960Jx Microprocessor Package Options...........................................................7
2
80960Jx Block Diagram ........................................................................................9
3
132-Lead Pin Grid Array Bottom View - Pins Facing Up.....................................22
4
132-Lead Pin Grid Array Top View - Pins Facing Down .....................................23
5
132-Lead PQFP - Top View ................................................................................26
6
196-Ball Mini Plastic Ball Grid Array Bottom View - Balls Facing Up ..................29
7
196-Ball Mini Plastic Ball Grid Array Top View - Balls Facing Down ..................30
8
VCC5 Current-Limiting Resistor ..........................................................................40
9
VCCPLL Lowpass Filter ......................................................................................41
10
AC Test Load ......................................................................................................47
11
Output Delay or Hold vs. Load Capacitance .......................................................48
12
T
LX
vs. AD Bus Load Capacitance......................................................................48
13
80960JA/JF I
CC
Active (Power Supply) vs. Frequency .......................................49
14
80960JA/JF I
CC
Active (Thermal) vs. Frequency ................................................49
15
80960JD I
CC
Active (Power Supply) vs. Frequency............................................50
16
80960JD I
CC
Active (Thermal) vs. Frequency.....................................................50
17
80960JT I
CC
Active (Power Supply) vs. Frequency ...........................................51
18
80960JT I
CC
Active (Thermal) vs. Frequency .....................................................51
19
CLKIN Waveform ................................................................................................52
20
T
OV1
Output Delay Waveform .............................................................................52
21
T
OF
Output Float Waveform ................................................................................53
22
T
IS1
and T
IH1
Input Setup and Hold Waveform ...................................................53
23
T
IS2
and T
IH2
Input Setup and Hold Waveform ...................................................53
24
T
IS3
and T
IH3
Input Setup and Hold Waveform ...................................................54
25
T
IS4
and T
IH4
Input Setup and Hold Waveform ...................................................54
26
T
LX
, T
LXL
and T
LXA
Relative Timings Waveform.................................................55
27
DT/R and DEN Timings Waveform .....................................................................55
28
TCK Waveform....................................................................................................56
29
T
BSIS1
and T
BSIH1
Input Setup and Hold Waveforms .........................................56
30
T
BSOV1
and T
BSOF1
Output Delay and Output Float Waveform..........................56
31
T
BSOV2
and T
BSOF2
Output Delay and Output Float Waveform..........................57
32
T
BSIS2
and T
BSIH2
Input Setup and Hold Waveform ...........................................57
33
Non-Burst Read and Write Transactions Without Wait States, 32-Bit Bus .........58
34
Burst Read and Write Transactions Without Wait States, 32-Bit Bus .................59
35
Burst Write Transactions With 2,1,1,1 Wait States, 32-Bit Bus...........................60
36
Burst Read and Write Transactions Without Wait States, 8-Bit Bus ...................61
37
Burst Read and Write Transactions With 1, 0 Wait States and
Extra Tr State on Read, 16-Bit Bus .....................................................................62
38
Double Word Read Bus Request, Misaligned One Byte From
Quad Word Boundary, 32-Bit Bus, Little Endian .................................................63
39
HOLD/HOLDA Waveform For Bus Arbitration ....................................................64
40
Cold Reset Waveform .........................................................................................65
41
Warm Reset Waveform .......................................................................................66
42
Entering the ONCE State ....................................................................................67
43
Bus States with Arbitration ..................................................................................68
44
Summary of Aligned and Unaligned Accesses (32-Bit Bus) ...............................72
45
Summary of Aligned and Unaligned Accesses (32-Bit Bus) (Continued) ...........73
46
80960JT Device Identification Register...............................................................74
47
80960JD Device Identification Register ..............................................................75
48
80960JA/JF Device Identification Register .........................................................76
Advance Information Datasheet
5
80960JA/JF/JD/JT 3.3 V Microprocessor
Tables
1
80960Jx Instruction Set....................................................................................... 13
2
Pin Description Nomenclature............................................................................. 16
3
Pin Description -- External Bus Signals ............................................................. 17
4
Pin Description -- Processor Control Signals, Test Signals and Power ............. 20
5
Pin Description -- Interrupt Unit Signals ............................................................. 21
6
132-Lead PGA Pinout -- In Signal Order............................................................ 24
7
132-Lead PGA Pinout -- In Pin Order ................................................................ 25
8
132-Lead PQFP Pinout -- In Signal Order ......................................................... 27
9
132-Lead PQFP Pinout -- In Pin Order .............................................................. 28
10
196-Ball MPBGA Pinout -- In Signal Order ........................................................ 31
11
196-Ball MPBGA Pinout -- In Pin Order ............................................................. 33
12
132-Lead PGA Package Thermal Characteristics............................................... 35
13
196-Ball MPBGA Package Thermal Characteristics ........................................... 35
14
132-Lead PQFP Package Thermal Characteristics ............................................ 36
15
Maximum T
A
at Various Airflows in C (80960JT) ............................................... 36
16
Maximum T
A
at Various Airflows in C (80960JD) .............................................. 37
17
Maximum T
A
at Various Airflows in C (80960JA/JF).......................................... 37
18
Absolute Maximum Ratings................................................................................. 39
19
80960Jx Operating Conditions ............................................................................ 39
20
VDIFF Parameters .............................................................................................. 40
21
80960Jx DC Characteristics................................................................................ 42
22
80960Jx I
CC
Characteristics................................................................................ 42
23
80960Jx AC Characteristics ................................................................................ 44
24
Note Definitions for Table 23, 80960Jx AC Characteristics (pg. 44) ................... 47
25
Boundary-Scan Register Bit Order...................................................................... 69
26
Natural Boundaries for Load and Store Accesses .............................................. 70
27
Summary of Byte Load and Store Accesses....................................................... 70
28
Summary of Short Word Load and Store Accesses............................................ 70
29
Summary of n-Word Load and Store Accesses (n = 1, 2, 3, 4)........................... 71
30
80960Jx Device Type and Stepping Reference .................................................. 74
31
Fields of 80960JT Device ID ............................................................................... 75
32
80960JT Device ID Model Types ........................................................................ 75
33
Fields of 80960JD Device ID............................................................................... 76
34
80960JD Device ID Model Types........................................................................ 76
35
Fields of 80960JA/JF Device ID .......................................................................... 77
36
80960JA/JF Device ID Model Types ................................................................... 77
37
Data Sheet Revision History ............................................................................... 77