ChipFind - документация

Электронный компонент: 80C52

Скачать:  PDF   ZIP

Document Outline

Other brands and names are the property of their respective owners
Information in this document is provided in connection with Intel products Intel assumes no liability whatsoever including infringement of any patent or
copyright for sale and use of Intel products except as provided in Intel's Terms and Conditions of Sale for such products Intel retains the right to make
changes to these specifications at any time without notice Microcomputer Products may have minor variations to this specification known as errata
March 1996
COPYRIGHT
INTEL CORPORATION 1996
Order Number 272336-004
8XC52 54 58
CHMOS SINGLE-CHIP 8-BIT MICROCONTROLLER
Commercial Express
87C52 80C52 80C32 87C54 80C54 87C58 80C58
See Table 1 for Proliferation Options
Y
High Performance CHMOS EPROM
ROM CPU
Y
12 24 33 MHz Operations
Y
Three 16-Bit Timer Counters
Y
Programmable Clock Out
Y
Up Down Timer Counter
Y
Three Level Program Lock System
Y
8K 16K 32K On-Chip Program Memory
Y
256 Bytes of On-Chip Data RAM
Y
Improved Quick Pulse Programming
Algorithm
Y
Boolean Processor
Y
32 Programmable I O Lines
Y
6 Interrupt Sources
Y
Programmable Serial Channel with
Framing Error Detection
Automatic Address Recognition
Y
TTL and CMOS Compatible Logic
Levels
Y
64K External Program Memory Space
Y
64K External Data Memory Space
Y
MCS
51 Microcontroller Compatible
Instruction Set
Y
Power Saving Idle and Power Down
Modes
Y
ONCE (On-Circuit Emulation) Mode
Y
Four-Level Interrupt Priority
Y
Extended Temperature Range Except
for 33 MHz Offering (
b
40 C to
a
85 C)
MEMORY ORGANIZATION
ROM
EPROM
ROMless
ROM EPROM
RAM
Device
Version
Version
Bytes
Bytes
80C52
87C52
80C32
8K
256
80C54
87C54
80C32
16K
256
80C58
87C58
80C32
32K
256
These devices can address up to 64 Kbytes of external program data memory
The Intel 8XC52 8XC54 8XC58 is a single-chip control-oriented microcontroller which is fabricated on Intel's
reliable CHMOS III-E technology Being a member of the MCS 51 family of controllers the 8XC52 8XC54
8XC58 uses the same powerful instruction set has the same architecture and is pin-for-pin compatible with
the existing MCS 51 family of products The 8XC52 8XC54 8XC58 is an enhanced version of the
87C51 80C51BH 80C31BH The added features make it an even more powerful microcontroller for applica-
tions that require clock output and up down counting capabilities such as motor control It also has a more
versatile serial channel that facilitates multi-processor communications
Throughout this document 8XC5X will refer to the 8XC52 80C32 8XC54 and 8XC58 unless information
applies to a specific device
8XC52 54 58
Table 1 Proliferations Options
Standard
1
-1
-2
-24
-33
80C32
X
X
X
X
X
80C52
X
X
X
X
X
87C52
X
X
X
X
X
80C54
X
X
X
X
X
87C54
X
X
X
X
X
80C58
X
X
X
X
X
87C58
X
X
X
X
X
NOTES
1
3 5 MHz to 12 MHz 5V
g
20%
-1
3 5 MHz to 16 MHz 5V
g
20%
-2
0 5 MHz to 12 MHz 5V
g
20%
-24 3 5 MHz to 24 MHz 5V
g
20%
-33 3 5 MHz to 33 MHz 5V
g
10%
272336 1
Figure 1 8XC5X Block Diagram
2
8XC52 54 58
PROCESS INFORMATION
This device is manufactured on P629 0 a CHMOS
III-E process Additional process and reliability infor-
mation is available in Intel's
Components Quality
and Reliability Handbook
Order No 210997
PACKAGES
Part
Prefix
Package Type
8XC5X
P
40-Pin Plastic DIP (OTP)
87C5X
D
40-Pin CERDIP (EPROM)
8XC5X
N
44-Pin PLCC (OTP)
8XC5X
S
44-Pin QFP (OTP)
272336 2
DIP
272336 3
PLCC
272336 4
Do not connect reserved pins
QFP
Figure 2 Pin Connections
3
8XC52 54 58
PIN DESCRIPTIONS
V
CC
Supply voltage
V
SS
Circuit ground
V
SS1
Secondary ground (not on DIP) Provided to
reduce ground bounce and improve power supply
by-passing
NOTE
This pin is not a substitute for the V
SS
pin (pin 22)
(Connection not necessary for proper operation )
Port 0
Port 0 is an 8-bit open drain bidirectional
I O port As an output port each pin can sink several
LS TTL inputs Port 0 pins that have 1's written to
them float and in that state can be used as high-im-
pedance inputs
Port 0 is also the multiplexed low-order address and
data bus during accesses to external Program and
Data Memory In this application it uses strong inter-
nal pullups when emitting 1's and can source and
sink several LS TTL inputs
Port 0 also receives the code bytes during EPROM
programming and outputs the code bytes during
program verification External pullup resistors are re-
quired during program verification
Port 1
Port 1 is an 8-bit bidirectional I O port with
internal pullups The Port 1 output buffers can drive
LS TTL inputs Port 1 pins that have 1's written to
them are pulled high by the internal pullups and in
that state can be used as inputs As inputs Port 1
pins that are externally pulled low will source current
(I
IL
on the data sheet) because of the internal pull-
ups
In addition Port 1 serves the functions of the follow-
ing special features of the 8XC5X
Port Pin
Alternate Function
P1 0
T2 (External Count Input to Timer
Counter 2) Clock-Out
P1 1
T2EX (Timer Counter 2 Capture
Reload Trigger and Direction Control)
Port 1 receives the low-order address bytes during
EPROM programming and verifying
Port 2
Port 2 is an 8-bit bidirectional I O port with
internal pullups The Port 2 output buffers can drive
LS TTL inputs Port 2 pins that have 1's written to
them are pulled high by the internal pullups and in
that state can be used as inputs As inputs Port 2
pins that are externally pulled low will source current
(I
IL
on the data sheet) because of the internal pull-
ups
Port 2 emits the high-order address byte during
fetches from external Program Memory and during
accesses to external Data Memory that use 16-bit
addresses (MOVX
DPTR) In this application it
uses strong internal pullups when emitting 1's Dur-
ing accesses to external Data Memory that use 8-bit
addresses (MOVX
Ri) Port 2 emits the contents of
the P2 Special Function Register
Some Port 2 pins receive the high-order address bits
during EPROM programming and program verifica-
tion
Port 3
Port 3 is an 8-bit bidirectional I O port with
internal pullups The Port 3 output buffers can drive
LS TTL inputs Port 3 pins that have 1's written to
them are pulled high by the internal pullups and in
that state can be used as inputs As inputs Port 3
pins that are externally pulled low will source current
(I
IL
on the data sheet) because of the pullups
Port 3 also serves the functions of various special
features of the 8051 Family as listed below
Port Pin
Alternate Function
P3 0
RXD (serial input port)
P3 1
TXD (serial output port)
P3 2
INT0 (external interrupt 0)
P3 3
INT1 (external interrupt 1)
P3 4
T0 (Timer 0 external input)
P3 5
T1 (Timer 1 external input)
P3 6
WR (external data memory write strobe)
P3 7
RD (external data memory read strobe)
RST
Reset input A high on this pin for two machine
cycles while the oscillator is running resets the de-
vice The port pins will be driven to their reset condi-
tion when a minimum V
IHI
voltage is applied whether
the oscillator is running or not An internal pulldown
resistor permits a power-on reset with only a capaci-
tor connected to V
CC
ALE
Address Latch Enable output pulse for latching
the low byte of the address during accesses to ex-
ternal memory This pin (ALE PROG) is also the
program pulse input during EPROM programming for
the 87C5X
In normal operation ALE is emitted at a constant
rate of
the oscillator frequency and may be used
for external timing or clocking purposes Note how-
ever that one ALE pulse is skipped during each ac-
cess to external Data Memory
4
8XC52 54 58
If desired ALE operation can be disabled by setting
bit 0 of SFR location 8EH With this bit set the pin is
weakly pulled high However the ALE disable fea-
ture will be suspended during a MOVX or MOVC in-
struction idle mode power down mode and ICE
mode The ALE disable feature will be terminated by
reset When the ALE disable feature is suspended or
terminated the ALE pin will no longer be pulled up
weakly Setting the ALE-disable bit has no affect if
the microcontroller is in external execution mode
Throughout the remainder of this data sheet ALE
will refer to the signal coming out of the ALE PROG
pin and the pin will be referred to as the ALE PROG
pin
PSEN
Program Store Enable is the read strobe to
external Program Memory
When the 8XC5X is executing code from external
Program Memory PSEN is activated twice each
machine cycle except that two PSEN activations
are skipped during each access to external Data
Memory
EA V
PP
External Access enable
EA must be
strapped to VSS in order to enable the device to
fetch code from external Program Memory locations
0000H to 0FFFFH Note however that if any of the
Lock bits are programmed EA will be internally
latched on reset
EA should be strapped to V
CC
for internal program
executions
This pin also receives the programming supply volt-
age (V
PP
) during EPROM programming
XTAL1
Input to the inverting oscillator amplifier
XTAL2
Output from the inverting oscillator amplifi-
er
OSCILLATOR CHARACTERISTICS
XTAL1 and XTAL2 are the input and output respec-
tively of a inverting amplifier which can be config-
ured for use as an on-chip oscillator as shown in
Figure 3 Either a quartz crystal or ceramic resonator
may be used More detailed information concerning
the use of the on-chip oscillator is available in Appli-
cation Note AP-155 ``Oscillators for Microcontrol-
lers'' Order No 230659
272336 5
C1 C2
e
30 pF
g
10 pF for Crystals
For Ceramic Resonators contact resonator manufac-
turer
Figure 3 Oscillator Connections
To drive the device from an external clock source
XTAL1 should be driven while XTAL2 floats as
shown in Figure 4 There are no requirements on the
duty cycle of the external clock signal since the in-
put to the internal clocking circuitry is through a di-
vide-by-two flip-flop but minimum and maximum
high and low times specified on the data sheet must
be observed
An external oscillator may encounter as much as a
100 pF load at XTAL1 when it starts up This is due
to interaction between the amplifier and its feedback
capacitance Once the external signal meets the V
IL
and V
IH
specifications the capacitance will not ex-
ceed 20 pF
272336 6
Figure 4 External Clock Drive Configuration
IDLE MODE
The user's software can invoke the Idle Mode When
the microcontroller is in this mode power consump-
tion is reduced The Special Function Registers and
the onboard RAM retain their values during Idle but
the processor stops executing instructions
Idle
Mode will be exited if the chip is reset or if an en-
abled interrupt occurs
5