ChipFind - документация

Электронный компонент: 82C86

Скачать:  PDF   ZIP
4-317
82C86H
CMOS Octal Bus Transceiver
File Number
2977.1
March 1997
Features
Full Eight Bit Bi-Directional Bus Interface
Industry Standard 8286 Compatible Pinout
High Drive Capability
- B Side I
OL
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20mA
- A Side I
OL
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12mA
Three-State Outputs
Propagation Delay . . . . . . . . . . . . . . . . . . . . . 35ns Max.
Gated Inputs
- Reduce Operating Power
- Eliminate the Need for Pull-Up Resistors
Single 5V Power Supply
Low Power Operation . . . . . . . . . . . . . . . ICCSB = 10
A
Operating Temperature Range
- C82C86H . . . . . . . . . . . . . . . . . . . . . . . . . 0
o
C to +70
o
C
- I82C86H . . . . . . . . . . . . . . . . . . . . . . . . -40
o
C to +85
o
C
- M82C86H . . . . . . . . . . . . . . . . . . . . . . -55
o
C to +125
o
C
Description
The Intersil 82C86H is a high performance CMOS Octal
Transceiver manufactured using a self-aligned silicon gate
CMOS process (Scaled SAJI IV). The 82C86H provides a full
eight-bit bi-directional bus interface in a 20 lead package. The
Transmit (T) control determines the data direction. The active
low output enable (OE) permits simple interface to the 80C86,
80C88 and other microprocessors. The 82C86H has gated
inputs, eliminating the need for pull-up/pull-down resistors and
reducing overall system operating power dissipation.
Ordering Information
PART NUMBER
PACK-
AGE
TEMP. RANGE
PKG.
NO.
5MHz
8MHz
CP82C86H-5
CP82C86H 20 Ld
PDIP
0
o
C to +70
o
C
E20.3
IP82C86H-5
IP82C86H
-40
o
C to +85
o
C E20.3
CS82C86H-5
CS82C86H 20 Ld
PLCC
0
o
C to +70
o
C
N20.35
IS82C86H-5
IS82C86H
-40
o
C to +85
o
C N20.35
CD82C86H-5
CD82C86H 20 Ld
CERDIP
0
o
C to +70
o
C
F20.3
ID82C86H-5
ID82C86H
-40
o
C to +85
o
C F20.3
MD82C86H-5/B
-
-55
o
C to
+125
o
C
F20.3
5962-
8757701RA
-
SMD #
F20.3
MR82C86H-5/B
-
20 Pad
CLCC
-55
o
C to
+125
o
C
J20.A
5962-
87577012A
-
SMD #
J20.A
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207
|
Copyright
Intersil Corporation 1999
4-318
Pinouts
82C86H (PDIP, CERDIP)
TOP VIEW
82C86H (PLCC, CLCC)
TOP VIEW
11
12
13
14
15
16
17
18
20
19
10
9
8
7
6
5
4
3
2
1
A
0
A
1
A
2
A
3
A
4
A
5
A
7
A
6
OE
GND
V
CC
B
1
B
2
B
3
B
0
B
4
B
5
B
6
B
7
T
19
3
2
20
1
15
16
17
18
14
9
10
11
12
13
4
5
6
7
8
A
4
A
5
A
6
A
7
A
3
OE
GND
T
B
7
B
6
B
2
B
3
B
4
B
5
B
1
A
2
A
1
A
0
V
CC
B
0
TRUTH TABLE
T
OE
A
B
X
H
Hi-Z
Hi-Z
H
L
I
O
L
L
O
I
H
= Logic One
L
= Logic Zero
I
= Input Mode
O
= Output Mode
X
= Don't Care
Hi-Z = High Impedance
PIN NAMES
PIN
DESCRIPTION
A
0
-A
7
Local Bus Data I/O Pins
B
0
-B
7
System Bus Data I/O Pins
T
Transmit Control Input
OE
Active Low Output Enable
82C86H
82C86H
4-319
82C86H
Functional Diagram
Gated Inputs
During normal system operation of a latch, signals on the
bus at the device inputs will become high impedance or
make transitions unrelated to the operation of the latch.
These unrelated input transitions switch the input circuitry
and typically cause an increase in power dissipation in
CMOS devices by creating a low resistance path between
V
CC
and GND when the signal is at or near the input switch-
ing threshold. Additionally, if the driving signal becomes high
impedance ("float" condition), it could create an indetermi-
nate logic state at the inputs and cause a disruption in
device operation.
The Intersil 82C8X series of bus drivers eliminates these
conditions by turning off data inputs when data is latched
(STB = logic zero for the 82C82/83H) and when the device is
disabled (OE = logic one for the 82C86H/87H). These gated
inputs disconnect the input circuitry from the V
CC
and
ground power supply pins by turning off the upper P-channel
and lower N-channel (See Figures 1 and 2). No current flow
from V
CC
to GND occurs during input transitions and invalid
logic states from floating inputs are not transmitted. The next
stage is held to a valid logic level internal to the device.
D.C. input voltage levels can also cause an increase in ICC if
these input levels approach the minimum V
IH
or maximum
V
IL
conditions. This is due to the operation of the input cir-
cuitry in its linear operating region (partially conducting
state). The 82C8X series gated inputs mean that this condi-
tion will occur only during the time the device is in the trans-
parent mode (STB = logic one). ICC remains below the
maximum ICC standby specification of 10
A during the time
inputs are disabled, thereby greatly reducing the average
power dissipation of the 82C8X series devices.
Decoupling Capacitors
The transient current required to charge and discharge the
300pF load capacitance specified in the 82C86H/87H data
sheet is determined by:
Assuming that all outputs change state at the same time and
that dv/dt is constant;
where tR = 20ns, V
CC
= 5.0V, C
L
= 300pF on each eight out-
puts.
This current spike may cause a large negative voltage spike
on V
CC
which could cause improper operation of the device.
To filter out this noise, it is recommended that a 0.1
F
ceramic disc capacitor be placed between V
CC
and GND at
each device, with placement being as near to the device as
possible.
T
B7
B6
B5
B4
B3
B2
B1
B0
A0
A1
A2
A3
A4
A5
A6
A7
OE
I
C
L
dv dt
/
(
)
=
(EQ. 1)
I
C
L
V CC
80%
(
)
tR tF
/
-------------------------------------
=
(EQ. 2)
I
80
300
10
12
(
)
5.0V
0.8
(
)
20
10
9
(
)
/
=
480mA
=
(EQ. 3)
STB
DATA IN
V
CC
P
N
V
CC
INTERNAL
DATA
P
P
N
N
FIGURE 1. 82C82/83H
DATA IN
INTERNAL
DATA
V
CC
V
CC
N
N
P
P
P
N
OE
FIGURE 2. 82C86H/87H GATED INPUTS
82C86H
4-320
Absolute Maximum Ratings
Thermal Information
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +8.0V
Input, Output or I/O Voltage . . . . . . . . . . . . GND -0.5V to V
CC
+0.5V
ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 1
Operating Conditions
Operating Voltage Range . . . . . . . . . . . . . . . . . . . . . +4.5V to +5.5V
Operating Temperature Range
C82C86H . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0
o
C to +70
o
C
I82C86H . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -40
o
C to +85
o
C
M82C86H . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -55
o
C to +125
o
C
Thermal Resistance (Typical)
JA
(
o
C/W)
JC
(
o
C/W)
CERDIP Package . . . . . . . . . . . . . . . .
70
16
CLCC Package . . . . . . . . . . . . . . . . . .
80
20
PDIP Package . . . . . . . . . . . . . . . . . . .
75
N/A
PLCC Package . . . . . . . . . . . . . . . . . .
75
N/A
Maximum Storage Temperature Range . . . . . . . . . -65
o
C to +150
o
C
Maximum Junction Temperature Hermetic Package . . . . . . . +175
o
C
Maximum Junction Temperature Plastic Package . . . . . . . . . +150
o
C
Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . +300
o
C
(PLCC - Lead Tips Only)
Die Characteristics
Gate Count . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 265 Gates
CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation
of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
DC Electrical Specifications
V
CC
= 5.0V
10%; T
A
= 0
o
C to +70
o
C (C82C86H);
T
A
= -40
o
C to +85
o
C (I82C86H);
T
A
= -55
o
C to +125
o
C (M82C86H)
SYMBOL
PARAMETER
MIN
MAX
UNITS
TEST CONDITIONS
V
IH
Logical One
2.0
-
V
C82C86H, I82C86H
Input Voltage
2.2
V
M82C86H (Note 1)
V
IL
Logical Zero Input Voltage
-
0.8
V
V
OH
Logical One Output Voltage
B Outputs
3.0
V
I
OH
= -8mA
A Outputs
3.0
V
I
OH
= -4mA
A or B Outputs
V
CC
-0.4
V
I
OH
= -100
A
V
OL
Logical Zero Output Voltage
B Outputs
0.45
V
I
OL
= 20mA
A Outputs
0.45
V
I
OL
= 12mA
I
I
Input Leakage Current
-10.0
10.0
A
V
IN
= GND or V
CC
DIP Pins 9, 11
IO
Output Leakage Current
-10.0
10.0
A
VO = GND or V
CC
, OE
V
CC
-0.5V
DIP Pins 1 - 8, 12 - 19
ICCSB
Standby Power Supply
Current
-
10
A
V
IN
= V
CC
or GND, V
CC
= 5.5V, Outputs Open
ICCOP
Operating Power Supply
Current
-
1
mA/MHz
T
A
= +25
o
C, Typical (See Note 2)
NOTES:
1. V
IH
is measured by applying a pulse of magnitude = V
IH(MIN)
to one data input at a time and checking the corresponding device output for
a valid logical "1" during valid input high time. Control pins (T, OE) are tested separately with all device data input pins at V
CC
-0.4
2. Typical ICCOP = 1mA/MHz of read/ cycle time. (Example: 1.0
s read/write cycle time = 1mA).
Capacitance
T
A
= +25
o
C
SYMBOL
PARAMETER
TYPICAL
UNITS
TEST CONDITIONS
CIN
Input Capacitance
B Inputs
18
pF
Freq = 1MHz, all measurements are
referenced to device GND
A Inputs
14
pF
82C86H
82C86H
4-321
Timing Waveform
AC Electrical Specifications
V
CC
= 5.0V
10%;
T
A
= 0
o
C to +70
o
C (C82C86H);
Freq = 1MHz
T
A
= -40
o
C to +85
o
C (I82C86H);
T
A
= -55
o
C to +125
o
C (M82C86H)
SYMBOL
PARAMETER
MIN
NOTE 4
UNITS
TEST CONDITIONS
82C86H
MAX
82C86H-5
MAX
(1)
TIVOV
Input to Output Delay
Notes 1, 2
Inverting
5
30
35
ns
Non-Inverting
5
32
35
ns
(2)
TEHTV
Transmit/Receive Hold Time
5
-
-
ns
Notes 1, 2
(3)
TTVEL
Transmit/Receive Setup Time
10
-
-
ns
Notes 1, 2
(4)
TEHOZ
Output Disable Time
5
30
35
ns
Notes 1, 2
(5)
TELOV
Output Enable Time
10
50
65
ns
Notes 1, 2
(6)
TR, TF
Input Rise/Fall Times
-
20
20
ns
Notes 1, 2
(7)
TEHEL
Minimum Output Enable High Time
Note 3
82C86H
30
-
-
ns
82C86H-5
35
-
-
ns
NOTES:
1. All AC parameters tested as per test circuits and definitions in timing waveforms and test load circuits. Input rise and fall times are driven
at 1ns/V.
2. Input test signals must switch between V
IL
- 0.4V and V
IH
+0.4V.
3. A system limitation only when changing direction. Not a measured parameter.
4. 82C86H is available in commercial and industrial temperature ranges only. 82C86H-5 is available in commercial, industrial and military
temperature ranges.
NOTE: All timing measurements are made at 1.5V unless otherwise noted.
INPUTS
TR, TF (6)
2.0V
0.8V
VOH -0.1V
TELOV (5)
VOL +0.1V
TTVEL (3)
3.0V
0.45V
OUTPUTS
T
TEHEL (7)
TIVOV
(1)
TEHOZ
(4)
TEHTV (2)
OE
82C86H
82C86H