ChipFind - документация

Электронный компонент: 1024EA

Скачать:  PDF   ZIP

Document Outline

ispLSI
1024EA
In-System Programmable High Density PLD
1024ea_01
1
Functional Block Diagram
Features
HIGH DENSITY PROGRAMMABLE LOGIC
-- 4000 PLD Gates
-- 48 I/O Pins, Two Dedicated Inputs
-- 144 Registers
-- High Speed Global Interconnect
-- Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
-- Small Logic Block Size for Random Logic
NEW FEATURES
-- 100% IEEE 1149.1 Boundary Scan Testable
-- ispJTAGTM In-System Programmable via IEEE 1149.1
(JTAG) Test Access Port
-- User Selectable 3.3V or 5V I/O Supports Mixed-
Voltage Systems (V
CCIO
Pin)
-- Open-Drain Output Option
HIGH PERFORMANCE E
2
CMOS
TECHNOLOGY
--
f
max = 200 MHz Maximum Operating Frequency
--
t
pd = 4.5 ns Propagation Delay
-- TTL Compatible Inputs and Outputs
-- Electrically Erasable and Reprogrammable
-- Non-Volatile
-- 100% Tested at Time of Manufacture
-- Unused Product Term Shutdown Saves Power
IN-SYSTEM PROGRAMMABLE
-- Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
-- Reprogram Soldered Devices for Faster Prototyping
OFFERS THE EASE OF USE AND FAST SYSTEM
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY
OF FIELD PROGRAMMABLE GATE ARRAYS
-- Complete Programmable Device Can Combine Glue
Logic and Structured Designs
-- Enhanced Pin Locking Capability
-- Four Dedicated Clock Input Pins
-- Synchronous and Asynchronous Clocks
-- Programmable Output Slew Rate Control to
Minimize Switching Noise
-- Flexible Pin Placement
-- Optimized Global Routing Pool Provides Global
Interconnectivity
ispDesignEXPERTTM LOGIC COMPILER AND COM-
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
-- Superior Quality of Results
-- Tightly Integrated with Leading CAE Vendor Tools
-- Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZERTM
-- PC and UNIX Platforms
Output Routing Pool
B0 B1 B2 B3 B4 B5 B6 B7
A0
A1
A2
A3
A4
A5
A6
A7
C7
C6
C5
C4
C3
C2
C1
C0
Output Routing Pool
Output Routing Pool
CLK
Global Routing Pool (GRP)
0139/1024EA
Logic
Array
D Q
D Q
D Q
D Q
GLB
Description
The ispLSI 1024EA is a High Density Programmable
Logic Device containing 144 Registers, 48 Universal I/O
pins, two Dedicated Input pins, four Dedicated Clock
Input pins and a Global Routing Pool (GRP). The GRP
provides complete interconnectivity between all of these
elements. The ispLSI 1024EA features 5V in-system
diagnostic capabilities via IEEE 1149.1 Test Access Port.
The ispLSI 1024EA device offers non-volatile
reprogrammability of the logic, as well as the intercon-
nects to provide truly reconfigurable systems. A functional
superset of the ispLSI 1024 architecture, the ispLSI
1024EA device adds user selectable 3.3V or 5V I/O and
open-drain output options.
The basic unit of logic on the ispLSI 1024EA device is the
Generic Logic Block (GLB). The GLBs are labeled A0,
A1...D7 (Figure 1). There are a total of 24 GLBs in the
ispLSI 1024EA device. Each GLB has 18 inputs, a
programmable AND/OR/Exclusive OR array, and four
outputs which can be configured to be either combinato-
rial or registered. Inputs to the GLB come from the GRP
and dedicated inputs. All of the GLB outputs are brought
back into the GRP so that they can be connected to the
inputs of any other GLB on the device.
Copyright 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
June 2000
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
2
Specifications
ispLSI 1024EA
Functional Block Diagram
Figure 1. ispLSI 1024EA Functional Block Diagram
The device also has 48 I/O cells, each of which is directly
connected to an I/O pin. Each I/O cell can be individually
programmed to be a combinatorial input, registered in-
put, latched input, output or bi-directional
I/O pin with 3-state control. The signal levels are TTL
compatible voltages and the output drivers can source 4
mA or sink 8 mA. Each output can be programmed
independently for fast or slow output slew rate to mini-
mize overall output switching noise. By connecting the
VCCIO pin to a common 5V or 3.3V power supply, I/O
output levels can be matched to 5V or 3.3V-compatible
voltages.
Eight GLBs, 16 I/O cells, dedicated inputs (if available)
and one ORP are connected together to make a
Megablock (Figure 1). The outputs of the eight GLBs are
connected to a set of 16 universal I/O cells by the ORP.
Each ispLSI 1024EA device contains three Megablocks.
The GRP has, as its inputs, the outputs from all of the
GLBs and all of the inputs from the bi-directional I/O cells.
All of these signals are made available to the inputs of the
GLBs. Delays through the GRP have been equalized to
minimize timing skew.
Clocks in the ispLSI 1024EA device are selected using
the Clock Distribution Network. Four dedicated clock pins
(Y0, Y1, Y2 and Y3) are brought into the distribution
network, and five clock outputs (CLK 0, CLK 1, CLK 2,
IOCLK 0 and IOCLK 1) are provided to route clocks to the
GLBs and I/O cells. The Clock Distribution Network can
also be driven from a special clock GLB (C0 on the ispLSI
1024EA device). The logic of this GLB allows the user to
create an internal clock from a combination of internal
signals within the device.
Programmable Open-Drain Outputs
In addition to the standard output configuration, the
outputs of the ispLSI 1024EA are individually program-
mable, either as a standard totem-pole output or an
open-drain output. The totem-pole output drives the
specified Voh and Vol levels, whereas the open-drain
output drives only the specified Vol. The Voh level on the
open-drain output depends on the external loading and
pull-up. This output configuration is controlled by a pro-
grammable fuse. The default configuration when the
device is in bulk erased state is totem-pole configuration.
The open-drain/totem-pole option is selectable through
the ispDesignEXPERT software tools.
RESET
Global
Routing
Pool
(GRP)
CLK 0
CLK 1
CLK 2
IOCLK 0
IOCLK 1
Clock
Distribution
Network
C7
C6
C5
C4
C3
C2
C1
C0
A0
A1
A2
A3
A4
A5
A6
A7
Generic
Logic Blocks
(GLBs)
Megablock
Output Routing Pool (ORP)
Output Routing Pool (ORP)
Output Routing Pool (ORP)
Input Bus
VCCIO
lnput Bus
lnput Bus
I/O 16
I/O 17
I/O 18
I/O 19
I/O 20
I/O 21
I/O 22
I/O 23
I/O 24
I/O 25
I/O 26
I/O 27
I/O 28
I/O 29
I/O 30
I/O 31
I/O 35
I/O 34
I/O 33
I/O 32
I/O 0
I/O 1
I/O 2
I/O 3
I/O 12
I/O 13
I/O 14
I/O 15
TDI
TDO
TMS
TCK
I/O 8
I/O 9
I/O 10
I/O 11
I/O 4
I/O 5
I/O 6
I/O 7
I/O 47
I/O 46
I/O 45
I/O 44
GOE 1/IN 5
GOE 0/IN 4
I/O 43
I/O 42
I/O 41
I/O 40
I/O 39
I/O 38
I/O 37
I/O 36
Y0
Y1
Y2
Y3
B0
B1
B2
B3
B4
B5
B6
B7
0139B/1024EA
3
Specifications
ispLSI 1024EA
Symbol
Parameter
Min
Max
Units
t
btcp
TCK [BSCAN test] clock pulse width
100
ns
t
btch
TCK [BSCAN test] pulse width high
50
ns
tbtcl
TCK [BSCAN test] pulse width low
50
ns
tbtsu
TCK [BSCAN test] setup time
20
ns
tbth
TCK [BSCAN test] hold time
25
ns
trf
TCK [BSCAN test] rise and fall time
50
mV/ns
tbtco
TAP controller falling edge of clock to valid output
25
ns
tbtoz
TAP controller falling edge of clock to data output disable
25
ns
tbtvo
TAP controller falling edge of clock to data output enable
25
ns
tbtcpsu
BSCAN test Capture register setup time
40
ns
tbtcph
BSCAN test Capture register hold time
25
ns
tbtuco
BSCAN test Update reg, falling edge of clock to valid output
50
ns
tbtuoz
BSCAN test Update reg, falling edge of clock to output disable
50
ns
tbtuov
BSCAN test Update reg, falling edge of clock to output enable
50
ns
Figure 2. Boundary Scan Waveforms and Timing Specifications
TMS
TDI
TCK
TDO
Data to be
captured
Data to be
driven out
Valid Data
Valid Data
Valid Data
Valid Data
Data Captured
btsu
T
bth
T
btcl
T
btch
T
btcp
T
btvo
T
btco
T
btoz
T
btcpsu
T
btcph
T
btuov
T
btuco
T
btuoz
T
Boundary Scan
4
Specifications
ispLSI 1024EA
Absolute Maximum Ratings
1
Supply Voltage V
cc
.................................. -0.5 to +7.0V
Input Voltage Applied ........................ -2.5 to V
CC
+1.0V
Off-State Output Voltage Applied ..... -2.5 to V
CC
+1.0V
Storage Temperature ................................ -65 to 150
C
Case Temp. with Power Applied .............. -55 to 125
C
Max. Junction Temp. (T
J
) with Power Applied ... 150
C
1. Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional
operation of the device at these or at any other conditions above those indicated in the operational sections of this specification
is not implied (while programming, follow the programming specifications).
DC Recommended Operating Conditions
T
A
= 0
C to + 70
C
SYMBOL
Table 2-0005/1024EA
V
CC
V
CCIO
V
IH
V
IL
PARAMETER
Supply Voltage
Supply Voltage: Output Drivers
Input High Voltage
Input Low Voltage
MIN.
MAX.
UNITS
4.75
4.75
3.0
2.0
0
5.25
5.25
3.6
V
cc
+1
0.8
V
V
V
V
V
Commercial
5V
3.3V
Capacitance (T
A
=25
o
C, f=1.0 MHz)
Erase/Reprogram Specifications
Table 2-0008/1024EA
PARAMETER
Erase/Reprogram Cycles
MINIMUM
MAXIMUM
UNITS
10000
--
Cycles
C
SYMBOL
Table 2-0006/1024EA
C
PARAMETER
Y0 Clock Capacitance
10
UNITS
TYPICAL
TEST CONDITIONS
1
2
8
Dedicated Input, I/O, Y1, Y2, Y3, Clock Capacitance
(Commercial/Industrial)
pf
pf
V = 5.0V, V = 2.0V
V = 5.0V, V = 2.0V
CC
CC
PIN
PIN
5
Specifications
ispLSI 1024EA
Output Load Conditions (see Figure 3)
Switching Test Conditions
TEST CONDITION
R1
R2
CL
A
470
390
35pF
B
390
35pF
470
390
35pF
Active High
Active Low
C
470
390
5pF
390
5pF
Active Low to Z
at V +0.5V
OL
Active High to Z
at V -0.5V
OH
Table 2-0004/1024EA
Figure 3. Test Load
+ 5V
R1
R2
CL
*
Device
Output
Test
Point
*
CL includes Test Fixture and Probe Capacitance.
0213a
DC Electrical Characteristics
Over Recommended Operating Conditions
Input Pulse Levels
Table 2-0003/1024EA
Input Rise and Fall Time 10% to 90%
Input Timing Reference Levels
Output Timing Reference Levels
Output Load
GND to 3.0V
1.5V
1.5V
See Figure 3
3-state levels are measured 0.5V from
steady-state active level.
1.5ns
V
OL
SYMBOL
1. One output at a time for a maximum duration of one second. V
OUT
= 0.5V was selected to avoid test
problems by tester ground degradation. Characterized but not 100% tested.
2. Measured using eight 16-bit counters.
3. Typical values are at V
CC
= 5V and T
A
= 25
C.
4. Unused inputs held at 0.0V.
5. Maximum I
CC
varies widely with specific device configuration and operating frequency. Refer to the
Power Consumption section of this data sheet and the Thermal Management section of the Lattice Semiconductor
Data Book CD-ROM to estimate maximum I
CC
.
Table 2-0007/1024EA
I
IH
I
IL
PARAMETER
I
IL-PU
I
OS
1
I
CC
2, 4, 5
Output Low Voltage
Input or I/O Low Leakage Current
Operating Power Supply Current
I
OL
= 8 mA
0V
V
IN
V
IL
(Max.)
V
IL
= 0.0V, V
IH
= 3.0V
CONDITION
MIN.
TYP.
3
MAX. UNITS
--
--
--
--
--
--
--
--
0.4
10
-10
10
V
V
OH
Output High Voltage
I
OH
= -2 mA, V
CCIO
= 3.0V
I
OH
= -4 mA, V
CCIO
= 4.75V
2.4
--
--
V
2.4
--
--
V
A
Input or I/O High Leakage Current
V
CCIO
V
IN
5.25V
(V
CCIO
- 0.2)V
V
IN
V
CCIO
A
A
I/O Active Pull-Up Current
0V
V
IN
V
IL
--
--
-200
A
Output Short Circuit Current
V
CCIO
= 5.0V or 3.3V, V
OUT
= 0.5V
--
--
-240
mA
--
152
mA
--
f
TOGGLE
= 1 MHz
6
Specifications
ispLSI 1024EA
t
pd1
UNITS
TEST
COND.
1. Unless noted otherwise, all parameters use a GRP load of four GLBs, 20 PTXOR path, ORP and Y0 clock.
2. Refer to Timing Model
in this data sheet for further details.
3. Standard 16-bit counter using GRP feedback.
4. Reference Switching Test Conditions section.
Table 2-0030A/1024EA
v.2.5
1
4
3
1
tsu2 + tco1
( )
DESCRIPTION
#
2
PARAMETER
A
1
Data Propagation Delay, 4PT Bypass, ORP Bypass
ns
t
pd2
A
2
Data Propagation Delay, Worst Case Path
ns
f
max (Int.)
A
3
Clock Frequency with Internal Feedback
MHz
f
max (Ext.)
--
4
Clock Frequency with External Feedback
MHz
f
max (Tog.)
--
5
Clock Frequency, Max. Toggle
MHz
t
su1
--
6
GLB Reg. Setup Time before Clock,4 PT Bypass
ns
t
co1
A
7
GLB Reg. Clock to Output Delay, ORP Bypass
ns
t
h1
--
8
GLB Reg. Hold Time after Clock, 4 PT Bypass
ns
t
su2
--
9
GLB Reg. Setup Time before Clock
ns
t
co2
--
10
GLB Reg. Clock to Output Delay
ns
t
h2
--
11
GLB Reg. Hold Time after Clock
ns
t
r1
A
12
Ext. Reset Pin to Output Delay
ns
t
rw1
--
13
Ext. Reset Pulse Duration
ns
t
ptoeen
B
14
Input to Output Enable
ns
t
ptoedis
C
15
Input to Output Disable
ns
t
wh
--
18
External Synchronous Clock Pulse Duration, High
ns
t
wl
--
19
External Synchronous Clock Pulse Duration, Low
ns
t
su3
--
20
I/O Reg. Setup Time before Ext. Sync Clock (Y2, Y3)
ns
t
h3
--
21
I/O Reg. Hold Time after Ext. Sync. Clock (Y2, Y3)
ns
( )
1
twh + twl
t
goeen
B
16
Global OE Output Enable
ns
t
goedis
C
17
Global OE Output Disable
ns
-200
MIN. MAX.
--
4.5
--
200
--
--
--
--
--
--
--
--
--
--
--
--
--
2.0
2.0
--
--
143
250
3.0
0.0
3.5
0.0
3.5
3.0
0.0
6.0
3.5
4.0
5.5
7.0
7.0
--
--
--
4.5
--
4.5
-100
MIN. MAX.
--
10.0
--
100
--
--
--
--
--
--
--
--
--
--
--
--
--
4.0
4.0
--
--
77
125
6.0
0.0
7.0
0.0
6.5
3.5
0.0
12.5
6.0
7.0
13.5
15.0
15.0
--
--
--
9.0
--
9.0
-125
MIN. MAX.
--
7.5
--
125
--
--
--
--
--
--
--
--
--
--
--
--
--
3.0
3.0
--
--
100
167
4.5
0.0
5.5
0.0
5.0
3.0
0.0
10.0
4.5
5.5
10.0
12.0
12.0
--
--
--
7.0
--
7.0
External Timing Parameters
Over Recommended Operating Conditions
7
Specifications
ispLSI 1024EA
Internal Timing Parameters
1
GRP Delay, 24 GLB Loads
t
iobp
1. Internal Timing Parameters are not tested and are for reference only.
2. Refer to Timing Model in this data sheet for further details.
3. The XOR adjacent path can only be used by hard macros.
Table 2-0036A/1024EA
v.2.5
Inputs
UNITS
DESCRIPTION
#
2
PARAM.
22 I/O Register Bypass
ns
t
iolat
23 I/O Latch Delay
ns
t
grp24
33
ns
GLB
t
1ptxor
36 1 ProductTerm/XOR Path Delay
ns
t
20ptxor 37 20 Product Term/XOR Path Delay
ns
t
xoradj
38 XOR Adjacent Path Delay
ns
t
gbp
39 GLB Register Bypass Delay
ns
t
gsu
40 GLB Register Setup Time before Clock
ns
t
gh
41 GLB Register Hold Time after Clock
ns
t
gco
42 GLB Register Clock to Output Delay
ns
3
t
gro
43 GLB Register Reset to Output Delay
ns
t
ptre
44 GLB Product Term Reset to Register Delay
ns
t
ptoe
45 GLB Product Term Output Enable to I/O Cell Delay
ns
t
ptck
46 GLB Product Term Clock Delay
ns
ORP
GRP
t
4ptbpc
34 4 ProductTerm Bypass Path Delay (Combinatorial)
ns
t
4ptbpr
35 4 Product Term Bypass Path Delay (Registered)
ns
t
orp
48 ORP Delay
ns
t
orpbp
49 ORP Bypass Delay
ns
t
iosu
24 I/O Register Setup Time before Clock
ns
t
ioh
25 I/O Register Hold Time after Clock
ns
t
ioco
26 I/O Register Clock to Out Delay
ns
t
ior
27 I/O Register Reset to Out Delay
ns
t
din
28 Dedicated Input Delay
ns
t
grp16
32 GRP Delay, 16 GLB Loads
ns
t
grp8
31 GRP Delay, 8 GLB Loads
ns
t
grp4
30 GRP Delay, 4 GLB Loads
ns
t
grp1
29 GRP Delay, 1 GLB Load
ns
t
gfb
47 GLB Feedback Delay
ns
MIN. MAX.
-200
--
--
--
--
--
--
--
--
--
--
--
--
--
0.2
1.0
1.5
--
--
3.0
0.0
--
--
--
--
--
--
--
0.3
4.0
2.5
1.9
1.9
1.9
0.6
1.4
3.8
2.5
2.1
1.7
1.8
--
--
2.5
0.8
0.1
--
--
4.0
4.0
1.1
2.1
1.7
1.5
1.3
--
0.0
-100
MIN.
MIN.
MAX.
MAX.
-125
--
--
--
--
--
--
--
--
--
--
--
--
--
1.4
4.0
3.5
--
--
3.4
0.0
--
--
--
--
--
--
--
0.3
4.0
2.9
3.6
3.6
3.6
1.2
1.4
4.9
3.8
5.7
3.4
3.1
--
--
3.9
1.3
0.2
--
--
4.6
4.6
1.9
2.5
2.1
1.9
1.7
--
--
--
--
--
--
--
--
--
--
--
--
--
0.3
3.5
2.8
--
--
3.0
0.0
--
--
--
--
--
--
--
0.4
4.0
3.3
4.3
4.3
4.3
2.1
1.7
5.0
4.5
7.2
4.9
3.8
--
--
4.7
--
0.3
--
0.3
1.4
0.4
--
--
5.0
5.0
2.2
2.9
2.5
2.3
2.1
8
Specifications
ispLSI 1024EA
Internal Timing Parameters
1
t
ob
1. Internal Timing Parameters are not tested and are for reference only.
Table 2-0037A/1024EA
v.2.5
Outputs
UNITS
DESCRIPTION
#
PARAM.
50 Output Buffer Delay
ns
t
oen
52 I/O Cell OE to Output Enabled
ns
t
gy0
55 Clock Delay, Y0 to Global GLB Clock Line (Ref. clk)
ns
Global Reset
Clocks
t
gr
60 Global Reset to GLB and I/O Registers
ns
t
odis
53 I/O Cell OE to Output Disabled
ns
t
gy1/2
56 Clock Delay, Y1 or Y2 to Global GLB Clock Line
ns
t
gcp
57 Clock Delay, Clock GLB to Global GLB Clock Line
ns
t
ioy2/3
58 Clock Delay, Y2 or Y3 to I/O Cell Global Clock Line
ns
t
iocp
59 Clock Delay, Clock GLB to I/O Cell Global Clock Line
ns
t
goe
54 Global OE
ns
t
sl
51 Output Buffer Delay, Slew Limited Adder
ns
MIN. MAX.
-200
--
--
0.9
--
0.9
0.8
0.0
0.8
--
--
0.9
3.1
0.9
0.0
3.1
0.9
1.8
0.0
1.4
5.0
-100
MIN.
MIN.
MAX.
MAX.
-125
--
--
1.1
--
0.9
0.8
0.0
0.8
--
--
--
--
2.0
5.1
1.9
5.1
1.5
1.8
0.0
2.8
3.9
5.0
5.1
--
--
1.9
--
1.5
0.8
0.0
0.8
--
--
--
1.7
4.0
1.1
4.0
0.9
1.8
0.0
2.8
2.8
3.0
5.0
2.1
9
Specifications
ispLSI 1024EA
ispLSI 1024EA Timing Model
GLB Reg
Delay
I/O Pin
(Output)
ORP
Delay
0491/1032EA
Feedback
#47
Reg 4 PT Bypass
20 PT
XOR Delays
Control
PTs
Input
Register
Clock
Distribution
I/O Pin
(Input)
Y0
Y1,2,3
D
Q
GRP4
GLB Reg Bypass
ORP Bypass
D
Q
RST
RE
OE
CK
I/O Reg Bypass
I/O Cell
ORP
GLB
GRP
I/O Cell
#23 - 27
#30
#35
#34 Comb 4 PT Bypass
#36 - 38
#56 - 59
#44 - 46
#55
#54
#48
#49
Reset
Ded. In
GOE 0,1
#28
#22
RST
#60
#60
#39
#40 - 43
#52, 53
#50, 51
GRP Loading
Delay
#29, 31 - 33
Derivations of
t
su,
t
h and
t
co from the Product Term Clock
1
=
=
=
=
t
su
Logic + Reg su - Clock (min)
(
t
iobp +
t
grp4 +
t
20ptxor) + (
t
gsu) - (
t
iobp +
t
grp4 +
t
ptck(min))
(#22 + #30 + #37) + (#40) - (#22 + #30 + #46)
(0.3 + 1.5 + 1.9) + (0.2) - (0.3 + 1.5 + 1.5)
0.6
1.6
7.4
0.8
1.4
7.2
=
=
=
=
t
h
Clock (max) + Reg h - Logic
(
t
iobp +
t
grp4 +
t
ptck(max)) + (
t
gh) - (
t
iobp +
t
grp4 +
t
20ptxor)
(#22 + #30 + #46) + (#41) - (#22 + #30 + #37)
(0.3 + 1.5 + 2.5) + (1.0) - (0.3 + 1.5 + 1.9)
=
=
=
=
t
co
Clock (max) + Reg co + Output
(
t
iobp +
t
grp4 +
t
ptck(max)) + (
t
gco) + (
t
orp +
t
ob)
(#22 + #30 + #46) + (#42) + (#48 + #50)
(0.3 + 1.5 + 2.5) + (1.4) + (0.8 + 0.9)
Table 2-0042a/1024EA
v.2.5
Derivations of
t
su,
t
h and
t
co from the Clock GLB
1
=
=
=
=
t
su
Logic + Reg (setup) - Clock (min)
(
t
iobp +
t
grp4 +
t
20ptxor) + (
t
gsu) - (
t
gy0(min) +
t
gco +
t
gcp(min))
(#22 + #30 + #37) + (#40) - (#55 + #42 + #57)
(0.3 + 1.5 + 1.9) + (0.2) - (0.9 + 1.4 + 0.8)
=
=
=
=
t
h
Clock (max) + Reg (hold) - Logic
(
t
gy0(max) +
t
gco +
t
gcp(max)) + (
t
gh) - (
t
iobp +
t
grp4 +
t
20ptxor)
(#55 + #42 + #57) + (#41) - (#22 + #30 + #37)
(0.9 + 1.4 + 1.8) + (1.0) - (0.3 + 1.5 + 1.9)
=
=
=
=
t
co
Clock (max) + Reg (clock-to-out) + Output
(
t
gy0(max) +
t
gco +
t
gcp(max)) + (
t
gco) + (
t
orp +
t
ob)
(#55 + #42 + #57) + (#42) + (#48 + #50)
(0.9 + 1.4 + 1.8) + (1.4) + (0.8 + 0.9)
1. Calculations are based upon timing specifications for the ispLSI 1024EA-200.
10
Specifications
ispLSI 1024EA
Maximum GRP Delay vs GLB Loads
GLB Load
ispLSI 1024EA-200
ispLSI 1024EA-125
ispLSI 1024EA-100
3
4
1
8
16
24
GRP Delay (ns)
4
2
GRP/GLB/1024EA
1
Power Consumption
Power consumption in the ispLSI 1024EA device de-
pends on two primary factors: the speed at which the
device is operating, and the number of product terms
used. Figure 4 shows the relationship between power
and operating speed.
0127/1024EA
Icc can be estimated for the ispLSI 1024EA using the following equation:
Icc = 17mA + (# of PTs * .726) + (# of nets * Max Freq * .0043)
Where:
# of PTs = Number of Product Terms used in design
# of nets = Number of Signals used in device
Max freq = Highest Clock Frequency to the device (in MHz)
The Icc estimate is based on typical conditions (Vcc = 5.0V, room temperature) and an assumption of four GLB
loads on average exists. These values are for estimates only. Since the value of Icc is sensitive to operating
conditions and the program in the device, the actual Icc should be verified.
fmax (MHz)
Notes: Configuration of eight 16-bit counters
Typical current at 5V, 25
C
160
140
120
100
200
0
50
100
150
200
250
I CC (mA)
220
ispLSI 1024EA
180
240
260
Figure 4. Typical Device Power Consumption vs fmax
11
Specifications
ispLSI 1024EA
Pin Description
Input - Controls the operation of the ISP state machine.
This is a dual function pin. It can be used either as Global Output Enable for all I/O cells or it can be
used as a dedicated input pin.
This is a dual function pin. It can be used either as Global Output Enable for all I/O cells or it can be
used as a dedicated input pin.
Dedicated Clock input. This clock input is brought into the clock distribution network, and can
optionally be routed to any GLB on the device.
Dedicated Clock input. This clock input is connected to one of the clock inputs of all of the GLBs on
the device.
Input/Output Pins - These are the general purpose I/O pins used by the logic array.
NAME
Table 2-0002A/1024EA
DESCRIPTION
I/O 0 - I/O 3
I/O 4 - I/O 7
I/O 8 - I/O 11
I/O 12 - I/O 15
I/O 16 - I/O 19
I/O 20 - I/O 23
I/O 24 - I/O 27
I/O 28 - I/O 31
I/O 32 - I/O 35
I/O 36 - I/O 39
I/O 40 - I/O 43
I/O 44 - I/O 47
Y1
Y0
TMS
Ground (GND)
GND
GOE 0/IN 4
1
GOE 1/IN 5
1
Input - Functions as an input pin to load programming data into the device and also used as one of
the two control pins for the ispJTAG state machine.
TDI
TDO
Output - Functions as an output pin to read serial shift register data.
TCK
Input - Functions as a clock pin for the Serial Shift Register.
Active Low (0) Reset pin which resets all of the GLB and I/O registers in the device.
RESET
Dedicated Clock input. This clock input is brought into the clock distribution network, and can
optionally be routed to any GLB and/or any I/O cell on the device.
Y2
Dedicated Clock input. This clock input is brought into the clock distribution network, and can
optionally be routed to any I/O cell on the device.
Y3
1. Pins have dual function capability which is software selectable.
2. NC pins are not to be connected to any active signals, Vcc or GND.
TQFP PIN
NUMBERS
Vcc
VCC
2,
25,
39,
52,
75,
88,
20,
28,
32,
43,
47,
55,
70,
78,
82,
93,
97,
5,
15,
62,
11,
66,
12,
26,
49,
63,
76,
99,
21,
29,
33,
44,
48,
56,
71,
79,
83,
94,
98,
6,
36,
89,
40,
85,
13,
27,
50,
64,
77,
100
22,
30,
34,
45,
53,
57,
72,
80,
84,
95,
3,
7
37,
90
41,
86
NC
2
No Connect
Supply voltage for output drivers, 5V or 3.3V.
VCCIO
1,
24,
38,
51,
74,
87,
19,
23,
31,
42,
46,
54,
69,
73,
81,
92,
96,
4,
67
9
68
8
91
18
35
58
17
60
59
14,
61,
10,
65,
16
12
Specifications
ispLSI 1024EA
2
NC
2
NC
I/O 43
I/O 44
I/O 45
I/O 46
I/O 47
1
GOE 1/IN 5
Y0
VCC
VCC
2
NC
2
NC
GND
GND
VCCIO
RESET
TDI
I/O 0
I/O 1
I/O 2
I/O 3
I/O 4
2
NC
2
NC
NC
2
NC
2
I/O 28
I/O 27
I/O 26
I/O 25
I/O 24
TMS
Y1
VCC
VCC
NC
2
NC
2
GND
GND
Y2
Y3
TCK
I/O 23
I/O 22
I/O 21
I/O 20
I/O 19
NC
2
NC
2
NC
2
NC
2
I/O 42
I/O 41
I/O 40
I/O 39
I/O 38
I/O 37
I/O 36
GOE 0/IN 4
1
GND
GND
NC
2
NC
2
VCC
VCC
I/O 35
I/O 34
I/O 33
I/O 32
I/O 31
I/O 30
I/O 29
NC
2
NC
2
2
NC
2
NC
I/O 5
I/O 6
I/O 7
I/O 8
I/O 9
I/O 10
I/O 11
TDO
GND
GND
2
NC
2
NC
VCC
VCC
I/O 12
I/O 13
I/O 14
I/O 15
I/O 16
I/O 17
I/O 18
2
NC
2
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
57
56
55
54
53
52
51
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
58
ispLSI 1024EA
Top View
1. Pins have dual function capability which is software selectable.
2. NC pins are not to be connected to any active signal, VCC or GND.
100-TQFP/1024EA
ispLSI 1024EA 100-Pin TQFP Pinout Diagram
Pin Configurations
13
Specifications
ispLSI 1024EA
Part Number Description
Device Number
Grade
Blank = Commercial
1024EA - XXX
X
XXXX X
Speed
Power
L = Low
Package
T100 = 100-Pin TQFP
Device Family
0212/1024EA
ispLSI
200 = 200 MHz
f
max
125 = 125 MHz
f
max
100 = 100 MHz
f
max
ispLSI 1024EA Ordering Information
100
10
100-Pin TQFP
ispLSI 1024EA-100LT100
Table 2-0041A/1024EA
FAMILY
fmax (MHz)
ORDERING NUMBER
PACKAGE
tpd (ns)
ispLSI
125
100-Pin TQFP
7.5
ispLSI 1024EA-125LT100
200
100-Pin TQFP
4.5
ispLSI 1024EA-200LT100
COMMERCIAL