ChipFind - документация

Электронный компонент: LXP602

Скачать:  PDF   ZIP

Document Outline

L1









/;7 %ORFN 'LDJUDP
CLKI
SEL
HFO
CLKO
Analog
Phase-Locked
Loop
Feedback
Divider
Frequency
Converter
Output Divider
Frame Sync
Generator
FSO
FSI
/;3$ /;3 DQG /;3
/RZ-LWWHU &ORFN $GDSWHUV &/$'V
'$7$ 6+((7
$35,/
5HYLVLRQ
*HQHUDO 'HVFULSWLRQ
7KH /;3$ /;3 DQG /;3 &ORFN $GDSWHUV
&/$'V LQFRUSRUDWH /HYHO 2QHV SDWHQWHG IUHTXHQF\ FRQ
YHUVLRQ FLUFXLWU\ 7KH /;3$ DQG /;3 FRQYHUW D
0+] LQSXW FORFN WR D 0+] RXWSXW FORFN RU
YLFH YHUVD 7KH /;3 FRQYHUWV EHWZHHQ 0+] DQG
0+] (DFK &/$' SURGXFHV WZR GLIIHUHQW KLJK IUH
TXHQF\ RXWSXW +)2 FORFNV IRU DSSOLFDWLRQV ZKLFK UHTXLUH
D KLJKHUWKDQEDXG UDWH EDFNSODQH RU V\VWHP FORFN
/HYHO 2QHV SDWHQWHG ORFNLQJ PHWKRG HQDEOHV WKH &/$' WR
SHUIRUP IUHTXHQF\ FRQYHUVLRQ ZLWK QR H[WHUQDO FRPSR
QHQWV ZKLOH JHQHUDWLQJ YHU\ OLWWOH MLWWHU RQ WKH RXWSXW FORFN
7KH FRQYHUVLRQ LV GLJLWDOO\ FRQWUROOHG VR WKH RXWSXW FORFN
&/.2 LV DV DFFXUDWH DV WKH LQSXW FORFN &/., DQG WKH
WZR FORFNV DUH IUHTXHQF\ORFNHG WRJHWKHU :KHQ DQ LQSXW
IUDPH V\QF SXOVH )6, LV SURYLGHG WKH &/$' DOVR SKDVH
ORFNV &/., DQG &/.2 WRJHWKHU DQG ORFNV WKH RXWSXW
IUDPH V\QF SXOVH FSO WR
)UHTXHQF\ &RQYHUVLRQ
)HDWXUHV
*HQHUDWHV D 0+] FORFN DQG LWV IUDPH V\QF IURP D
0+] RU 0+] FORFN DQG LWV IUDPH V\QF RU
YLFH YHUVD
/RZ RXWSXW MLWWHU PHHWV $77 3XEOLFDWLRQ IRU
0+] DQG ,78 5HFRPPHQGDWLRQ * IRU
0+]
'LJLWDO FRQWURO RI IUHTXHQF\ FRQYHUVLRQ SURFHVV
1R H[WHUQDO FRPSRQHQWV
$YDLODEOH LQ SLQ SODVWLF ',3
3LQVHOHFWDEOH RSHUDWLRQ PRGH
$GYDQFHG &026 GHYLFH UHTXLUHV RQO\ D VLQJOH 9
SRZHU VXSSO\
$SSOLFDWLRQV
,QWHUQDO WLPLQJ V\VWHP IRU &KDQQHO %DQNV 'LJLWDO
/RRS &DUULHUV 0XOWLSOH[HUV ,QWHUQDO 7LPLQJ *HQHUD
WRUV 3%; HWF
&RQYHUVLRQ EHWZHHQ 0+] RU 0+] EDFN
SODQH UDWHV DQG 0+] 7 FORFN UDWH
&RQYHUVLRQ EHWZHHQ 1RUWK $PHULFDQ DQG ,QWHUQDWLRQ
DO VWDQGDUGV 7( &RQYHUWHU
&/$'
&/.,
&/.2
+)2
/;3$
/;3
/;3
/;3$ /;3 DQG /;3 /RZ-LWWHU &ORFN $GDSWHUV &/$'V
L1
)LJXUH /;7 3LQ $VVLJQPHQWV
7DEOH 3LQ 'HVFULSWLRQV
3LQ
6\P
,2
'HVFULSWLRQ
)62
2
Frame Sync Output. Frame synchronization output at 8 kHz. FSO is synced to CLKO
and to FSI (if FSI is provided).
+)2
2
High Frequency Output
HFO is used to derive CLKO. HFO can also clock external
devices. HFO is always a multiple of CLKO (CLKO x2, x3, or x4).
Actual frequencies are determined by device, CLKI and CLKO frequencies and Mode
Select (SEL) input, as listed in Table 2.
&/.,
,
Clock Input
Input clock (1.544, 2.048 or 4.096 MHz) to be converted.
&/.2
2
Clock Output
Output clock (1.544, 2.048 or 4.096 MHz) derived from CLKI.
*1'
Ground
6(/
,
Mode Select. controls frequency conversion as listed in Table 2.
When SEL = High, higher frequency CLKI (2.048 for LXP600A and LXP602, or 4.096
MHz for LXP604) is converted to 1.544 MHz CLKO.
When SEL = Low, 1.544 MHz CLKI is converted to higher frequency CLKO (2.048 for
LXP600A and LXP602, or 4.096 MHz for LXP604).
FSI
,
Frame Sync Input
8 kHz frame synchronization pulse. Tie High or Low if not used.
9&&
Power Supply
+5 V power supply input.
FSO
+)2
&/.,
&/.2
9&&
FSI
6(/
*1'
/;3$1(
/;31(
/;31(
)XQFWLRQDO 'HVFULSWLRQ
L1
)81&7,21$/ '(6&5,37,21
7KH &/$'V FRQYHUW DQ LQSXW FORFN &/., DW D SDUWLFXODU
IUHTXHQF\ WR DQ RXWSXW FORFN &/.2 DW D GLIIHUHQW IUH
TXHQF\ 7KH\ DOVR SURGXFH D IUDPH V\QF RXWSXW FSO DQG
D KLJK IUHTXHQF\ RXWSXW +)2 FORFN 7KH +)2 LV D PXO
WLSOH [ [ RU [ RI &/.2 7KH +)2 DQG &/.,&/.2
FRQYHUVLRQ IUHTXHQFLHV DUH GLIIHUHQW IRU HDFK GHYLFH DQG
FRQWUROOHG E\ WKH 0RGH 6HOHFW LQSXW DV OLVWHG LQ 7DEOH
7KH /;3$ DQG /;3 FRQYHUW EHWZHHQ 0+]
DQG 0+] :KHQ FRQYHUWLQJ IURP 0+] WR
0+] ERWK &/$'V SURGXFH D 0+] +)2
+RZHYHU ZKHQ FRQYHUWLQJ IURP 0+] WR
0+] WKH /;3$ SURGXFHV D 0+] +)2 DQG WKH
/;3 SURGXFHV DQ 0+] +)2
7KH /;3 FRQYHUWV EHWZHHQ 0+] DQG
0+] :KHQ FRQYHUWLQJ IURP WR 0+] WKH
/;3 +)2 LV :KHQ FRQYHUWLQJ IURP 0+]
WR 0+] WKH /;3 SURGXFHV DQ 0+] +)2
0RGH 6HOHFW
7KH 0RGH 6HOHFW 6(/ LQSXW FRQWUROV ZKHWKHU WKH GHYLFH
FRQYHUWV WR D KLJKHU RU ORZHU IUHTXHQF\ DV GHVFULEHG EHORZ
RU WR 0+] 7R SURGXFH D
0+] RXWSXW FORFN IURP D 0+] RU
0+] LQSXW FORFN 6(/ PXVW EH VHW +LJK ,Q WKLV
PRGH +)2 0+] IRU DOO &/$'V
WR 0+] RU 0+] 7R SURGXFH D
0+] RU 0+] RXWSXW FORFN IURP D
0+] LQSXW FORFN 6(/ PXVW EH VHW /RZ ,Q WKLV PRGH
WKH /;3$ +)2 0+] DQG WKH /;3
DQG /;3 +)2 0+]
,Q ERWK IUHTXHQF\ PRGHV &/.2 LV IUHTXHQF\ORFNHG WR
&/., :KHQ FSI LV DSSOLHG &/.2 DQG &/., DUH DOVR
SKDVH ORFNHG ZLWK FSO DQG FSI V\QFKURQL]HG 5HIHU WR
7HVW 6SHFLILFDWLRQV IRU GHWDLOHG WLPLQJ
:KHQ FSI LV ILUVW DVVHUWHG WKH &/., DQG &/.2 ULVLQJ
HGJHV ZLOO EH DOLJQHG ZLWKLQ D PD[LPXP RI PV
,I FSI LV QRW SURYLGHG SLQ VKRXOG EH WLHG +LJK RU /RZ
&/.2 DQG FSO DUH VWLOO JHQHUDWHG ZLWK WKH &/.2 IUH
TXHQF\ORFNHG WR &/.,
2XWSXW -LWWHU
0+] RU 0+] WR
0+]
,Q WKLV PRGH RI RSHUDWLRQ WKH &/$'V PHHW WKH RXWSXW MLWWHU
UHTXLUHPHQWV RI $77 3XEOLFDWLRQ :KHQ WKHUH LV
QR MLWWHU RQ LQSXW FORFN &/., WKH PD[LPXP MLWWHU RQ
&/.2 LV 8, SS ZLWK QR EDQGOLPLWLQJ 8, SS
RYHU WKH UDQJH RI +] WR N+] DQG 8, SS LQ WKH
N+] EDQG
0+] WR 0+] RU
0+]
,Q WKLV PRGH RI RSHUDWLRQ WKH &/$'V PHHW WKH RXWSXW MLWWHU
UHTXLUHPHQWV RI &&,77 5HFRPPHQGDWLRQ * :KHQ
WKHUH LV QR MLWWHU RQ LQSXW FORFN &/., WKH PD[LPXP MLWWHU
RQ &/.2 LV 8, SS RYHU WKH UDQJH RI +] WR
N+] DQG 8, SS LQ WKH N+] EDQG
-LWWHU 7UDQVIHU
7KH &/$'V DUH VHQVLWLYH WR MLWWHU RQ WKH LQSXW FORFN LQ FHU
WDLQ IUHTXHQF\ EDQGV 7KH MLWWHU WUDQVIHU FXUYH LV GHWHU
PLQHG E\ WKH IUHTXHQF\ DQG DPSOLWXGH RI WKH LQSXW MLWWHU
7HVW 6SHFLILFDWLRQ )LJXUHV DQG VKRZ QRPLQDO MLWWHU
WUDQVIHU PHDVXUHG LQ QDQRVHFRQGV 7KHVH ILJXUHV JUDSK
RXWSXW MLWWHU OHVV LQWULQVLF MLWWHU GLYLGHG E\ LQSXW MLWWHU
8, -LWWHU WUDQVIHU IURP D 0+] &/., WR D
0+] &/.2 LV VKRZQ LQ )LJXUH ,Q WKLV PRGH MLWWHU
LQ WKH FULWLFDO N+] EDQG LV VOLJKWO\ DWWHQXDWHG ZKLOH MLWWHU
LQ WKH N+] EDQG LV WUDQVIHUUHG ZLWK D VPDOO QHW JDLQ
-LWWHU WUDQVIHU IURP D 0+] &/., WR D 0+]
&/.2 LV VKRZQ LQ )LJXUH ,Q ERWK PRGHV ZLWK DQ LQSXW
MLWWHU OHYHO RI 8, MLWWHU WUDQVIHU LV KHOG EHORZ D QHW JDLQ
RI
-LWWHU WUDQVIHU YDULHV ZLWK LQSXW MLWWHU 3HUIRUPDQFH LQ D
VSHFLILF DSSOLFDWLRQ VKRXOG EH YHULILHG LQ WKH DFWXDO FLU
FXLW
7DEOH &/$' )UHTXHQF\ &RQYHUVLRQV
&/$'
&/.,
&/.2
+)2
6(/
/;3$
/;3
/;3
/;3$ /;3 DQG /;3 /RZ-LWWHU &ORFN $GDSWHUV &/$'V
L1
$33/,&$7,21 ,1)250$7,21
3RZHUXS
Standard CMOS device precautions apply to the CLAD.
Inputs must be applied either simultaneously with or after
the power supply VCC. CLAD input signals include
CLKI, FSI and SEL.
7KH &/$' LQWHUQDO FLUFXLWU\ WDNHV D
PD[LPXP RI PV WR VWDELOL]H 7KHUH LV DQ DGGLWLRQDO
GHOD\ RI PV PD[LPXP IRU &/.2 WR EH SKDVHORFNHG WR
WKH LQFRPLQJ FORFN &/., GXULQJ IUDPH V\QFKURQL]DWLRQ
)6,
)LJXUH
Typical TP to Coax Adapter Application Circuit
N+]
N+]
0+]
RU
0+]
7R)URP
6\VWHP
%DFNSODQH
)URP )6, *HQHUDWRU &LUFXLW
6HH )LJXUH
*1'
9&&
6(/
&/.2
)6,
)62
+)2
&/.,
/;3[
&/$'
)
9
0+]
7&/.
7326
71(*
51(*
5326
5&/.
7 (6)
)5$0(5
&/.,
9&&
*1'
6(/
&/.2
+)2
)62
)6,
/;3[
&/$'
RU
0+]
N+]
N+]
RU
0+]
7R)URP
6\VWHP
%DFNSODQH
)URP )6,
*HQHUDWRU
&LUFXLW
6HH )LJXUH
0+]
)
9
7&/.
7326
71(*
51(*
5326
5&/.
/;7$
75$16&(,9(5
%$&.
3/$1
(
$SSOLFDWLRQ ,QIRUPDWLRQ
L1
3RZHU 6XSSO\ 'HFRXSOLQJ DQG
)LOWHULQJ
7KH &/$'V DUH GHVLJQHG WR PHHW $77 3XEOLFDWLRQ
VSHFLILFDWLRQV IRU MLWWHU LQ WKH UDQJH IURP +] WR
N+] 3URSHU SRZHU VXSSO\ GHFRXSOLQJ LV FULWLFDO IRU
PHHWLQJ WKHVH VSHFLILFDWLRQV $V VKRZQ LQ )LJXUH D W\S
LFDO DSSOLFDWLRQ ZLWK D SDLU RI &/$'V IRU EDFNSODQH IUH
TXHQF\ FRQYHUVLRQ D VWDQGDUG ") E\SDVV FDSDFLWRU LV
UHFRPPHQGHG
7KH &/$'V DUH PRQROLWKLF VLOLFRQ GHYLFHV ZKLFK LQFRUSR
UDWH ERWK DQDORJ DQG GLJLWDO FLUFXLWV &/$' DSSOLFDWLRQ FLU
FXLW GHVLJQ PD\ UHTXLUH FORVHU DWWHQWLRQ WR SRZHU VXSSO\
ILOWHULQJ DQG E\SDVVLQJ WKDQ UHTXLUHG IRU VWULFWO\ GLJLWDO
GHYLFHV
6ZLWFKLQJ SRZHU VXSSOLHV ZKLFK RSHUDWH EHORZ N+]
PD\ SURGXFH QRLVH VSLNHV ZKLFK FDQ DIIHFW WKH DQDORJ VHF
WLRQV RI WKH &/$' 7KHVH VSLNHV VKRXOG EH ILOWHUHG ZLWK
DQ 5& QHWZRUN DW WKH &/$' 9&& SLQ
)UDPH 6\QF *HQHUDWLRQ
$ IUDPH V\QF SXOVH LV UHTXLUHG WR V\QFKURQL]H WKH LQSXW DQG
RXWSXW FORFNV ,I D IUDPH V\QF SXOVH LV QRW SURYLGHG RQ WKH
EDFNSODQH RQH FDQ EH JHQHUDWHG IURP WKH H[LVWLQJ
0+] EDFNSODQH FORFN $ W\SLFDO )6, JHQHUDWLRQ FLUFXLW LV
VKRZQ LQ )LJXUH
)LJXUH
Frame Sync (FSI) Generation Circuit
'
'
'
'
&/.
7
3
4
4
4
4
5LSSOH
&DUU\
LD
CL
/6
%LQDU\ &WU
'
'
'
'
&/.
7
3
4
4
4
4
5LSSOH
&DUU\
LD
CL
/6
%LQDU\ &WU
CL
PR
D
CLK
Q
Q
LS74
System Frame
Sync Output
FSI to CLAD
2.048 MHz
System
Clock
+5V