ChipFind - документация

Электронный компонент: NT512D64SH8A0FM-75B

Скачать:  PDF   ZIP

Document Outline

NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
200-pin Unbuffered DDR SO-DIMM
Based on DDR333/266 32Mx16 SDRAM

Features
200-Pin Small Outline Dual In-Line Memory Module (SO-DIMM)
64Mx64 Double Unbuffered DDR SO-DIMM based on 32Mx16
DDR SDRAM.
Performance:
PC2700
PC2100
Speed Sort
-6K
-75B
DIMM
CAS
Latency
2.5
2.5
Unit
f
CK
Clock Frequency
166
133 MHz
t
CK
Clock Cycle
6
7.5
ns
f
DQ
DQ Burst Frequency
333
266
MHz
Intended for 133 MHz and 166 MHz applications
Inputs and outputs are SSTL-2 compatible
V
DD
= 2.5Volt
0.2, V
DDQ
= 2.5Volt 0.2
SDRAMs have 4 internal banks for concurrent operation
Module has two physical banks
Differential clock inputs
Data is read or written on both clock edges
DRAM DLL aligns DQ and DQS transitions with clock
transitions.
Address and control signals are fully synchronous to positive
clock edge
Programmable Operation:
- DIMM
CAS
Latency: 2, 2.5
- Burst Type: Sequential or Interleave
- Burst Length: 2, 4, 8
- Operation: Burst Read and Write
Auto Refresh (CBR) and Self Refresh Modes
Automatic and controlled precharge commands
13/10/2 Addressing (row/column/bank)
7.8
s Max. Average Periodic Refresh Interval
Serial Presence Detect
Gold contacts
SDRAMs in 60-ball FBGA Package
D
escription
NT512D64SH8A0FM is an unbuffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Small Outline Dual In-Line Memory Module
(SO-DIMM), organized as a two-bank 64Mx64 high-speed memory array. The module uses eight 32Mx16 DDR SDRAMs in FBGA
packages. All NANYA DDR SDRAM DIMMs provide a high-performance, flexible 8-byte interface in a 2.66" long space-saving footprint.
The DIMM is intended for use in applications operating up to 166 MHz clock speeds and achieves high-speed data transfer rates of up to
333 MHz. Prior to any access operation, the device
CAS
latency and burst type/ length/operation type must be programmed into the
DIMM by address inputs A0-A12 and I/O inputs BA0 and BA1 using the mode register set cycle.
The DIMM uses serial presence-detect implemented via a serial 2,048-bit EEPROM using a standard IIC protocol. The first 128 bytes of
serial PD data are programmed and locked during module assembly. The remaining 128 bytes are available for use by the customer.
O
rdering Information
Part Number
Speed Organization
Leads
Power
166MHz (6ns @ CL = 2.5)
NT512D64SH8A0FM-6K
133MHz (7.5ns @ CL = 2)
DDR333 PC2700
133MHz (7.5ns @ CL = 2.5)
NT512D64SH8A0FM-75B
100MHz (10ns @ CL = 2)
DDR266B
PC2100
64Mx64 Gold 2.5V
REV 0.2 (Preliminary)
1
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
P
in Description
CK0, CK1, CK2,
CK0
,
CK1
,
CK2
Differential Clock Inputs
DQ0-DQ63
Data input/output
CKE0, CKE1
Clock Enable
DQS0-DQS7
Bi-directional data strobes
RAS
Row
Address
Strobe
DM0-DM7 Data
Masks
CAS
Column
Address
Strobe V
DD
Power
(2.5V)
WE
Write
Enable V
DDQ
Supply voltage for DQs(2.5V)
S0
,
S1
Chip
Selects V
SS
Ground
A0-A9, A11, A12
Address Inputs
NC
No Connect
A10/AP Address
Input/Autoprecharge
SCL Serial Presence Detect Clock Input
BA0, BA1
SDRAM Bank Address Inputs
SDA
Serial Presence Detect Data input/output
V
REF
Ref. Voltage for SSTL_2 inputs
SA0-2
Serial Presence Detect Address Inputs
V
DDID
V
DD
Identification flag.
V
DDSPD
Serial EEPROM positive power supply (2.5V)
P
inout
Pin Front Pin Back Pin Front Pin
Back Pin
Front
Pin
Back
Pin Front Pin
Back
1 V
REF
2 V
REF
51 V
SS
52
V
SS
101
A9 102
A8 151 DQ42 152
DQ46
3 V
SS
4 V
SS
53 DQ19 54
DQ23
103
V
SS
104
V
SS
153 DQ43 154
DQ47
5 DQ0 6 DQ4 55 DQ24 56
DQ28
105
A7 106
A6
155 V
DD
156
V
DD
7 DQ1 8 DQ5 57 V
DD
58
V
DD
107
A5 108
A4 157 V
DD
158
CK1
9 V
DD
10 V
DD
59 DQ25 60
DQ29
109
A3 110
A2 159 V
SS
160
CK1
11 DQS0 12 DM0 61 DQS3 62
DM3 111
A1 112
A0 161 V
SS
162
V
SS
13 DQ2 14 DQ6 63 V
SS
64
V
SS
113
V
DD
114
V
DD
163 DQ48 164
DQ52
15 V
SS
16 V
SS
65 DQ26 66
DQ30
115
A10/AP
116
BA1
165
DQ49
166
DQ53
17 DQ3 18 DQ7 67 DQ27 68
DQ31
117
V
DD
118
RAS
167 V
DD
168
V
DD
19 DQ8 20 DQ12 69 V
DD
70
V
DD
119
WE
120
CAS
169 DQS6 170
DM6
21 V
DD
22 V
DD
71 NC 72
NC 121
S0
122
S1
171 DQ50 172
DQ54
23 DQ9
24 DQ13 73 NC 74
NC 123
DU 124
DU
173 V
SS
174
V
SS
25 DQS1 26 DM1 75 V
SS
76
V
SS
125
V
SS
126
V
SS
175 DQ51 176
DQ55
27 V
SS
28 V
SS
77
DQS8 78
NC 127
DQ32
128
DQ36
177
DQ56
178
DQ60
29 DQ10 30 DQ14 79 NC 80
NC 129
DQ33
130
DQ37
179 V
DD
180
V
DD
31 DQ11 32 DQ15 81 V
DD
82
V
DD
131
V
DD
132
V
DD
181 DQ57 182
DQ61
33 V
DD
34 V
DD
83 NC 84
NC 133
DQS4
134
DM4
183
DQS7
184
DM7
35 CK0 36 V
DD
85 DU 86
DU 135
DQ34
136
DQ38
185 V
SS
186
V
SS
37
CK0
38 V
SS
87 V
SS
88
V
SS
137
V
SS
138
V
SS
187 DQ58 188
DQ62
39 V
SS
40 V
SS
89 CK2 90
V
SS
139
DQ35
140
DQ39
189 DQ59 190
DQ63
41 DQ16 42 DQ20 91
CK2
92
V
DD
141
DQ40
142
DQ44
191 V
DD
192
V
DD
43 DQ17 44 DQ21 93 V
DD
94
V
DD
143
V
DD
144
V
DD
193 SDA 194
SA0
45 V
DD
46 V
DD
95 CKE1 96
CKE0
145
DQ41
146
DQ45
195 SCL 196
SA1
47 DQS2 48 DM2 97 DU 98
DU 147
DQS5
148
DM5
197
V
DDSPD
198
SA2
49 DQ18 50 DQ22 99 A12 100
A11 149
V
SS
150
V
SS
199 V
DDID
200
DU
Note: All pin assignments are consistent for all 8-byte unbuffered versions.
REV 0.2 (Preliminary)
2
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
I
nput/Output Functional Description
Symbol
Type
Polarity
Function
CK0, CK1, CK2,
CK0
,
CK1
,
CK2
(SSTL)
Cross
point
The system clock inputs. All address and command lines are sampled on the cross point
of the rising edge of CK and falling edge of CK. A Delay Locked Loop (DLL) circuit is
driven from the clock inputs and output timing for read operations is synchronized to the
input clock.
CKE0, CKE1
(SSTL)
Active
High
Activates the DDR SDRAM CK signal when high and deactivates the CK signal when low.
By deactivating the clocks, CKE low initiates the Power Down mode or the Self Refresh
mode.
S0
,
S1
(SSTL)
Active
Low
Enables the associated DDR SDRAM command decoder when low and disables the
command decoder when high. When the command decoder is disabled, new commands
are ignored but previous operations continue. Physical Bank 0 is selected by S0; Bank 1 is
selected by S1.
RAS
,
CAS
,
WE
(SSTL)
Active
Low
When sampled at the positive rising edge of the clock,
RAS
,
CAS
,
WE
define the operation
to be executed by the SDRAM.
V
REF
Supply
Reference voltage for SSTL-2 inputs
V
DDQ
Supply
Isolated power supply for the DDR SDRAM output buffers to provide improved noise
immunity
BA0, BA1
(SSTL) - Selects which SDRAM bank is to be active.
A0 - A9
A10/AP
A11, A12
(SSTL) -
During a Bank Activate command cycle, A0-A12 defines the row address (RA0-RA12)
when sampled at the rising clock edge.
During a Read or Write command cycle, A0-A9 defines the column address (CA0-CA9)
when sampled at the rising clock edge. In addition to the column address, AP is used to
invoke autoprecharge operation at the end of the Burst Read or Write cycle. If AP is high,
autoprecharge is selected and BA0/BA1 define the bank to be precharged. If AP is low,
autoprecharge is disabled.
During a Precharge command cycle, AP is used in conjunction with BA0/BA1 to control
which bank(s) to precharge. If AP is high all 4 banks will be precharged regardless of the
state of BA0/BA1. If AP is low, then BA0/BA1 are used to define which bank to pre-charge.
DQ0 - DQ63
(SSTL) -
Data and Check Bit input/output pins operate in the same manner as on conventional
DRAMs.
DQS0 - DQS7
(SSTL)
Active
High
Data strobes: Output with read data, input with write data. Edge aligned with read data,
centered on write data. Used to capture write data.
DM0 DM7
Input
Active
High
The data write masks, associated with one data byte. In Write mode, DM operates as a
byte mask by allowing input data to be written if it is low but blocks the write operation if it
is high. In Read mode, DM lines have no effect. DM8 is associated with check bits
CB0-CB7, and is not used on x64 modules.
V
DD,
V
SS
Supply
Power and ground for the DDR SDRAM input buffers and core logic
SA0 SA2
-
Address inputs. Connected to either V
DD
or V
SS
on the system board to configure the
Serial Presence Detect EEPROM address.
SDA
-
This bi-directional pin is used to transfer data into or out of the SPD EEPROM. A resistor
must be connected from the SDA bus line to V
DD
to act as a pullup.
SCL
-
This signal is used to clock data into and out of the SPD EEPROM. A resistor may be
connected from the SCL bus time to V
DD
to act as a pullup.
V
DDSPD
Supply
Serial EEPROM positive power supply.
REV 0.2 (Preliminary)
3
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
Functional Block Diagram
(2 Bank, 32Mx16 DDR SDRAMs)
S0
DM0
DQ0
DQ1
DQ2
DQ7
DQ4
DQ6
DQ5
DQ3
DQ8
DQ9
DQ10
DQ15
DQ12
DQ14
DQ13
DQ11
DQ16
DQ17
DQ18
DQ23
DQ20
DQ22
DQ21
DQ19
DQ24
DQ25
DQ26
DQ31
DQ28
DQ30
DQ29
DQ27
DQS0
DM4
DQS4
DM1
DQS1
DM2
DQS2
DM3
DQS3
DQ32
DQ33
DQ34
DQ39
DQ36
DQ38
DQ37
DQ35
DQ40
DQ41
DQ42
DQ47
DQ44
DQ46
DQ45
DQ43
DQS5
DM5
DQ48
DQ49
DQ50
DQ55
DQ52
DQ54
DQ53
DQ51
DQ56
DQ57
DQ58
DQ63
DQ60
DQ62
DQ61
DQ59
DQS6
DM6
DQS7
DM7
S1
Serial PD
A0
A2
A1
SCL
WP
SDA
SA0
SA2
SA1
V
DDSPD
V
SS
SPD
D0-D7
D0-D7
D0-D7
V
DD
/V
DDQ
V
REF
V
DDID
I/O 0
I/O 1
I/O 6
I/O 5
I/O 4
I/O 3
I/O 2
I/O 7
LDM
CS
D0
I/O 8
I/O 9
I/O 14
I/O 13
I/O 12
I/O 11
I/O 10
I/O 15
UDM
UDQS
LDQS
I/O 0
I/O 1
I/O 6
I/O 5
I/O 4
I/O 3
I/O 2
I/O 7
LDM
CS
D4
I/O 8
I/O 9
I/O 14
I/O 13
I/O 12
I/O 11
I/O 10
I/O 15
UDM
UDQS
LDQS
I/O 0
I/O 1
I/O 6
I/O 5
I/O 4
I/O 3
I/O 2
I/O 7
LDM
CS
D1
I/O 8
I/O 9
I/O 14
I/O 13
I/O 12
I/O 11
I/O 10
I/O 15
UDM
UDQS
LDQS
I/O 0
I/O 1
I/O 6
I/O 5
I/O 4
I/O 3
I/O 2
I/O 7
LDM
CS
D5
I/O 8
I/O 9
I/O 14
I/O 13
I/O 12
I/O 11
I/O 10
I/O 15
UDM
UDQS
LDQS
I/O 0
I/O 1
I/O 6
I/O 5
I/O 4
I/O 3
I/O 2
I/O 7
LDM
CS
D3
I/O 8
I/O 9
I/O 14
I/O 13
I/O 12
I/O 11
I/O 10
I/O 15
UDM
UDQS
LDQS
I/O 0
I/O 1
I/O 6
I/O 5
I/O 4
I/O 3
I/O 2
I/O 7
LDM
CS
D7
I/O 8
I/O 9
I/O 14
I/O 13
I/O 12
I/O 11
I/O 10
I/O 15
UDM
UDQS
LDQS
I/O 0
I/O 1
I/O 6
I/O 5
I/O 4
I/O 3
I/O 2
I/O 7
LDM
CS
D2
I/O 8
I/O 9
I/O 14
I/O 13
I/O 12
I/O 11
I/O 10
I/O 15
UDM
UDQS
LDQS
I/O 0
I/O 1
I/O 6
I/O 5
I/O 4
I/O 3
I/O 2
I/O 7
LDM
CS
D6
I/O 8
I/O 9
I/O 14
I/O 13
I/O 12
I/O 11
I/O 10
I/O 15
UDM
UDQS
LDQS
Notes :
1. DQ wiring may differ from that described in this drawing.
2. DQ/DQS/DM/CKE/S relationships are maintained as shown.
3. DQ/DQS/DM/DQS resistors are 22+/- 5% Ohms.
4. V
DDID
strap connections (for memory device V
DD
, V
DDQ
):
STRAP OUT (OPEN): V
DD
= V
DDQ
STRAP IN (V
SS
): V
DD
is not equal to V
DDQ
.
A0-A12
RAS
BA0-BA1
BA0-BA1 : SDRAMs D0-D7
A0-A12 : SDRAMs D0-D7
RAS
: SDRAMs D0-D7
CKE0
WE
CAS
CAS
: SDRAMs D0-D7
CKE : SDRAMs D0-D3
CKE : SDRAMs D4-D7
WE
: SDRAMs D0-D7
CKE1
Clock Wiring
Clock Input
SDRAMs
CK0/
CK0
CK1/
CK1
CK2/
CK2
4 SDRAMs
4 SDRAMs
NC
* Clock Net Wiring
D0/D4
D1/D5
D2/D6
D3/D7
Card
Edge
CK0/CK1
CK0
/
CK1
R=120 Ohms
REV 0.2 (Preliminary)
4
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
Serial Presence Detect --
Part 1 of 2
64Mx64 SDRAM DIMM based on 32Mx16, 4Banks, 8K Refresh, 2.5V DDR SDRAMs with SPD
SPD Entry Value
Serial PD Data Entry
(Hexadecimal)
Note
Byte
Description
DDR333
-6K
DDR266B
-75B
DDR333
-6K
DDR266B
-75B
0
Number of Serial PD Bytes Written during Production
128
80
1
Total Number of Bytes in Serial PD device
256
08
2
Fundamental Memory Type
SDRAM DDR
07
3
Number of Row Addresses on Assembly
13
0D
4
Number of Column Addresses on Assembly
10
0A
5
Number of DIMM Bank
2
02
6
Data Width of Assembly
X64
40
7
Data Width of Assembly (cont')
X64
00
8
Voltage Interface Level of this Assembly
SSTL 2.5V
04
9
DDR SDRAM Device Cycle Time at CL=2.5
6ns
7.5ns
60
75
10
DDR SDRAM Device Access Time from Clock at CL=2.5
0.7ns
0.75ns
70
75
11 DIMM
Configuration
Type
Non-Parity
00
12 Refresh
Rate/Type
SR/1x(7.8us)
82
13
Primary DDR SDRAM Width
X16
10
14
Error Checking DDR SDRAM Device Width
N/A
00
15
DDR SDRAM Device Attr: Min CLK Delay, Random Col
Access
1 Clock
01
16
DDR SDRAM Device Attributes: Burst Length Supported
2,4,8
0E
17
DDR SDRAM Device Attributes: Number of Device Banks
4
04
18
DDR SDRAM Device Attributes: CAS Latencies Supported
2/2.5
2/2.5
0C
0C
19
DDR SDRAM Device Attributes: CS Latency
0
01
20
DDR SDRAM Device Attributes: WE Latency
1
02
21 DDR
SDRAM
Device
Attributes: Differential
Clock
20
22
DDR SDRAM Device Attributes: General
+/-0.2V Voltage Tolerance
00
23
Minimum Clock Cycle at CL=2
7.5ns
10ns
75
A0
24
Maximum Data Access Time from Clock at CL=2
0.70ns
0.75ns
70
75
25
Minimum Clock Cycle Time at CL=1
N/A
00
26
Maximum Data Access Time from Clock at CL=1
N/A
00
27
Minimum Row Precharge Time (t
RP
) 18ns
20ns
48
50
28
Minimum Row Active to Row Active delay (t
RRD
) 12ns
15ns
30
3C
29
Minimum RAS to CAS delay (t
RCD
) 18ns
20ns
48
50
30
Minimum RAS Pulse Width (t
RAS
) 42ns
45ns
2A
2D
31
Module Bank Density
256MB
40
32
Address and Command Setup Time Before Clock
0.75ns
0.9ns
75
90
33
Address and Command Hold Time After Clock
0.75ns
0.9ns
75
90
34
Data Input Setup Time Before Clock
0.45ns
0.5ns
45
50
35
Data Input Hold Time After Clock
0.45ns
0.5ns
45
50
36-61 Reserved
Undefined
00
62 SPD
Revision
Initial
Initial
00
00
63 Checksum
Data
13
C8
REV 0.2 (Preliminary)
5
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
Serial Presence Detect --
Part 2 of 2
64Mx64 SDRAM DIMM based on 32Mx16, 4Banks, 8K Refresh, 2.5V DDR SDRAMs with SPD
SPD Entry Value
Serial PD Data Entry
(Hexadecimal)
Byte
Description
DDR333
-6K
DDR266B
-75B
DDR333
-6K
DDR266B
-75B
Note
64-71 Manufacturer's JEDEC ID Code
NANYA
7F7F7F0B00000000
72
Module Manufacturing Location
N/A
00
73-90 Module Part number
N/A
N/A
00
00
91-92 Module
Revision
Code
N/A
00
93-94 Module Manufacturing Data
Year/Week Code
yy/ww
1, 2
95-98 Module Serial Number
Serial Number
00
99-255 Reserved
Undefined
00
1.
yy= Binary coded decimal year code, 0-99(Decimal), 00-63(Hex)
2.
ww= Binary coded decimal year code, 01-52(Decimal), 01-34(Hex)
REV 0.2 (Preliminary)
6
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
A
bsolute Maximum Ratings
Symbol
Parameter
Rating
Units
V
IN
, V
OUT
Voltage on I/O pins relative to Vss
-0.5 to V
DDQ
+0.5
V
V
IN
Voltage on Input relative to Vss
-0.5 to +3.6
V
V
DD
Voltage on VDD supply relative to Vss
-0.5 to +3.6
V
V
DDQ
Voltage on VDDQ supply relative to Vss
-0.5 to +3.6
V
T
A
Operating Temperature (Ambient)
0 to+70
C
T
STG
Storage Temperature (Plastic)
-55 to +150
C
P
D
Power
Dissipation
8
W
I
OUT
Short Circuit Output Current
50 mA
Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is
stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Capacitance
Parameter
Symbol Max. Units Notes
Input Capacitance: CK0,
CK0
, CK1,
CK1
, CK2,
CK2
C
I1
12
pF 1
Input Capacitance: A0-A11, BA0, BA1,
WE
,
RAS
,
CAS
,
CKE0,
S0
C
I2
30
pF 1
Input Capacitance: SA0-SA2, SCL
C
I4
9
pF 1
Input/Output Capacitance DQ0-63; DQS0-7
C
IO1
7
pF 1,
2
Input/Output Capacitance: SDA
C
IO3
11
pF
1. V
DDQ
= V
DD
= 2.5V 0.2V, f = 100 MHz, T
A
= 25 C, V
OUT
(DC) = V
DDQ
/2, V
OUT
(Peak to Peak) = 0.2V.
2. DQS inputs are grouped with I/O pins reflecting the fact that they are matched in loading to DQ and DQS to facilitate trace matching at
the board level.
REV 0.2 (Preliminary)
7
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
DC Electrical Characteristics and Operating Conditions
(TA = 0 C ~ 70 C; V
DDQ
= 2.5V 0.2V; V
DD
= 2.5V 0.2V, See AC Characteristics)
Symbol Parameter Min
Max
Units
Notes
V
DD
Supply Voltage
2.3
2.7
V
1
V
DDQ
I/O Supply Voltage
2.3
2.7
V
1
V
SS,
V
SSQ
Supply Voltage, I/O Supply Voltage
0
0
V
V
REF
I/O Reference Voltage
0.49 x
V
DDQ
0.51
x
V
DDQ
V 1,
2
V
TT
I/O Termination Voltage (System)
V
REF
0.04
V
REF
+ 0.04
V
1, 3
V
IH (DC)
Input High (Logic1) Voltage
V
REF
+ 0.15
V
DDQ
+ 0.3
V
1
V
IL (DC)
Input Low (Logic0) Voltage
-0.3
V
REF
- 0.15
V
1
V
IN (DC)
Input Voltage Level, CK and
CK
Inputs
-0.3
V
DDQ
+ 0.3
V
1
V
ID (DC)
Input Differential Voltage, CK and
CK
Inputs
0.30
V
DDQ
+ 0.6
V
1, 4
I
I
Input Leakage Current
Any input 0V
V
IN
V
DD;
(All other pins not under test = 0V)
-5 5
uA
1
I
OZ
Output Leakage Current
(DQs are disabled; 0V
V
out
V
DDQ
-5 5
uA
1
I
OH
Output High Current
(V
OUT =
V
DDQ
-0.373V, min V
REF,
min V
TT)
-16.8 -
mA
1
I
OL
Output Low Current
(V
OUT
= 0.373, max V
REF,
max V
TT)
16.8 -
mA
1
1. Inputs are not recognized as valid until V
REF
stabilizes.
2. V
REF
is expected to be equal to 0.5 V
DDQ
of the transmitting device, and to track variations in the DC level of the same. Peak-to-peak
noise on V
REF
may not exceed 2% of the DC value.
3. V
TT
is not applied directly to the DIMM. V
TT
is a system supply for signal termination resistors, is expected to be set equal to V
REF,
and must track variations in the DC level of V
REF
.
4. V
ID
is the magnitude of the difference between the input level on CK and the input level on
CK
.
REV 0.2 (Preliminary)
8
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
AC Characteristics
(Notes 1-5 apply to the following Tables; Electrical Characteristics and DC Operating Conditions, AC Operating
Conditions, Operating, Standby, and Refresh Currents, and Electrical Characteristics and AC Timing.)
1. All voltages referenced to V
SS
.
2. Tests for AC timing, I
DD
, and electrical, AC and DC characteristics, may be conducted at nominal reference/supply voltage levels, but
the related specifications and device operation are guaranteed for the full voltage range specified.
3. Outputs measured with equivalent load. Refer to the AC Output Load Circuit below.
4. AC timing and I
DD
tests may use a V
IL
to V
IH
swing of up to 1.5V in the test environment, but input timing is still referenced to V
REF
(or
to the crossing point for CK,
CK
), and parameter specifications are guaranteed for the specified AC input levels under normal use
conditions. The minimum slew rate for the input signals is 1V/ns in the range between V
IL (AC)
and V
IH (AC)
unless otherwise specified.
5. The AC and DC input level specifications are as defined in the SSTL_2 Standard (i.e. the receiver effectively switches as a result of the
signal crossing the AC input level, and remains in that state as long as the signal does not ring back above (below) the DC input LOW
(HIGH) level.
AC Output Load Circuits
Timing Reference Point
V
TT
50 ohms
30 pF
Output
V
OUT
AC Operating Conditions
(TA = 0 C ~ 70 C; V
DDQ
= 2.5V 0.2V; V
DD
= 2.5V 0.2V, See AC Characteristics)
Symbol
Parameter/Condition
Min
Max
Unit
Notes
V
IH (AC)
Input High (Logic 1) Voltage.
V
REF
+ 0.31
V
1, 2
V
IL (AC)
Input Low (Logic 0) Voltage.
V
REF
- 0.31
V
1, 2
V
ID (AC)
Input Differential Voltage, CK and
CK
Inputs
0.62
V
DDQ
+ 0.6
V
1, 2, 3
V
IX (AC)
Input Differential Pair Cross Point Voltage, CK and
CK
Inputs
(0.5*V
DDQ)
- 0.2
(0.5*V
DDQ)
+ 0.2
V
1, 2, 4
1. Input slew rate = 1V/ ns.
2. Inputs are not recognized as valid until V
REF
stabilizes.
3. V
ID
is the magnitude of the difference between the input level on CK and the input level on
CK
.
4. The value of V
IX
is expected to equal 0.5*V
DDQ
of the transmitting device and must track variations in the DC level of the same.
REV 0.2 (Preliminary)
9
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
Operating, Standby, and Refresh Currents
(TA = 0 C ~ 70 C; V
DDQ
= 2.5V 0.2V; V
DD
= 2.5V 0.2V, See AC Characteristics)
Symbol
Parameter/Condition
PC2700
(-6K)
PC2100
(-75B)
Unit
Notes
I
DD0
Operating Current: one bank; active/precharge; t
RC
= t
RC (MIN);
t
CK
= t
CK
(MIN);
DQ, DM, and DQS inputs changing twice per clock cycle; address and
control inputs changing once per clock cycle
TBD TBD
mA
1,
2
I
DD1
Operating Current: one bank; active/read/precharge; Burst = 2; t
RC
= t
RC
(MIN);
CL=2.5; t
CK
= t
CK (MIN);
I
OUT
= 0mA; address and control inputs
changing once per clock cycle
TBD TBD
mA
1,
2
I
DD2P
Precharge Power-Down Standby Current: all banks idle; power-down
mode; CKE
V
IL (MAX);
t
CK
= t
CK (MIN)
TBD TBD
mA
1,
2
I
DD2N
Idle Standby Current: CS
V
IH (MIN);
all banks idle; CKE
V
IH (MIN)
; t
CK
=
t
CK (MIN);
address and control inputs changing once per clock cycle
TBD TBD
mA
1,
2
I
DD3P
Active Power-Down Standby Current: one bank active; power-down mode;
CKE
V
IL (MAX);
t
CK
= t
CK (MIN)
TBD TBD
mA
1,
2
I
DD3N
Active Standby Current: one bank; active/precharge; CS
V
IH (MIN);
CKE
V
IH (MIN);
t
RC
= t
RAS (MAX)
; t
CK
= t
CK (MIN)
; DQ, DM, and DQS inputs
changing twice per clock cycle; address and control inputs changing once
per clock cycle
TBD TBD
mA
1,
2
I
DD4R
Operating Current: one bank; Burst = 2; reads; continuous burst; address
and control inputs changing once per clock cycle; DQ and DQS outputs
changing twice per clock cycle; CL = 2.5; t
CK
= t
CK (MIN);
I
OUT
= 0mA
TBD TBD
mA
1,
2
I
DD4W
Operating Current: one bank; Burst = 2; writes; continuous burst; address
and control inputs changing once per clock cycle; DQ and DQS inputs
changing twice per clock cycle; CL=2.5; t
CK
= t
CK (MIN)
TBD TBD
mA
1,
2
I
DD5
Auto-Refresh Current:
t
RC
= t
RFC (MIN)
TBD
TBD
mA
1, 2, 4
I
DD6
Self-Refresh Current: CKE
0.2V
TBD TBD
mA
1,
2
I
DD7
Operating Current: four bank; four bank interleaving with BL = 4, address
and control inputs randomly changing; 50% of data changing at every
transfer; t
RC
= t
RC
(min); I
OUT
= 0mA.
TBD TBD
mA
1,
2
1. I
DD
specifications are tested after the device is properly initialized.
2. Input slew rate = 1V/ ns.
3. Enables on-chip refresh and address counters.
4. Current at 7.8 s is time averaged value of I
DD5
at t
RFC (MIN)
and I
DD2P
over 7.8 s.
REV 0.2 (Preliminary)
10
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
AC Timing Specifications for DDR SDRAM Devices Used on Module
(TA = 0 C ~ 70 C; V
DDQ
= 2.5V 0.2V; V
DD
= 2.5V 0.2V, See AC Characteristics) (Part 1 of 2)
-6K -75B
Symbol Parameter
Min. Max. Min. Max.
Unit Notes
t
AC
DQ output access time from CK/
CK
-0.7
+0.7
-0.75
+0.75
ns
1-4
t
DQSCK
DQS output access time from CK/
CK
-0.7
+0.7
-0.75
+0.75
ns
1-4
t
CH
CK high-level width
0.45
0.55
0.45
0.55
t
CK
1-4
t
CL
CK low-level width
0.45
0.55
0.45
0.55
t
CK
1-4
t
CK
CL=2.5
6
12
7.5
12
ns
1-4
t
CK
Clock cycle time
CL=2 7.5 12 10 12
ns
1-4
t
DH
DQ and DM input hold time
0.45
0.5
ns
1-4,
15, 16
t
DS
DQ and DM input setup time
0.45
0.5
ns
1-4,
15, 16
t
DIPW
DQ and DM input pulse width (each input)
1.75
1.75
ns
1-4
t
HZ
Data-out high-impedance time from CK/
CK
-0.7
+0.7
-0.75
+0.75
ns
1-4,
5
t
LZ
Data-out low-impedance time from CK/
CK
-0.7
+0.7
-0.75
+0.75
ns
1-4,
5
t
DQSQ
DQS-DQ skew (DQS & associated DQ signals)
0.45
0.5
ns
1-4
t
HP
Minimum half clk period for any given cycle;
defined by clk high (t
CH)
or clk low (t
CL
) time
t
CH
or t
CL
t
CH
or
t
CL
t
CK
1-4
t
QH
Data output hold time from DQS
t
HP
-
t
QHS
t
HP
-
t
QHS
t
CK
1-4
t
QHS
Data hold Skew Factor
0.55ns
0.75ns
t
CK
1-4
t
DQSS
Write command to 1st DQS latching transition
0.75
1.25
0.75
1.25
t
CK
1-4
t
DQSL,H
DQS input low (high) pulse width
(write cycle)
0.35 0.35
t
CK
1-4
t
DSS
DQS falling edge to CK setup time
(write cycle)
0.2 0.2
t
CK
1-4
t
DSH
DQS falling edge hold time from CK
(write cycle)
0.2 0.2
t
CK
1-4
t
MRD
Mode register set command cycle time
2
2
t
CK
1-4
t
WPRES
Write preamble setup time
0
0
ns
1-4, 7
t
WPST
Write
postamble
0.40 0.60 0.40 0.60
t
CK
1-4,
6
t
WPRE
Write
preamble
0.25
0.25
t
CK
1-4
t
IH
Address and control input hold time
(fast slew rate)
0.75 0.9 ns
2-4, 9,
11, 12
t
IS
Address and control input setup time
(fast slew rate)
0.75 0.9 ns
2-4, 9,
11, 12
t
IH
Address and control input hold time
(slow slew rate)
0.8 1.0
ns
2-4,
10, 11,
12, 14
REV 0.2 (Preliminary)
11
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
AC Timing Specifications for DDR SDRAM Devices Used on Module
(TA = 0 C ~ 70 C; V
DDQ
= 2.5V 0.2V; V
DD
= 2.5V 0.2V, See AC Characteristics) (Part 2 of 2)
-6K -75B
Symbol Parameter
Min. Max. Min. Max.
Unit Notes
t
IS
Address and control input setup time
(slow slewrate)
0.8 1.0
ns
2-4,
10-12,
14
t
IPW
Input
pulse
width
2.2 2.2
ns
2-4, 12
t
RPRE
Read
preamble
0.9 1.1 0.9 1.1
t
CK
1-4
t
RPST
Read
postamble
0.40 0.60 0.40 0.60
t
CK
1-4
t
RAS
Active to Precharge command
42
120,000
45
120,000
ns
1-4
t
RC
Active to Active/Auto-refresh command period
60
65
ns
1-4
t
RFC
Auto-refresh to Active/Auto-refresh command
period
72 75
ns 1-4
t
RCD
Active to Read or Write delay
18
20
ns
1-4
t
RAP
Active to Read Command with Autoprecharge
18
20
ns
1-4
t
RP
Precharge
command
period
18 20
ns
1-4
t
RRD
Active bank A to Active bank B command
12
15
ns
1-4
t
WR
Write
recovery
time
15 15
ns
1-4
t
DAL
Auto precharge write recovery + precharge time
(t
WR
/t
CK
)
+
(t
RP
/t
CK
)
(t
WR
/t
CK
)
+
(t
RP
/t
CK
)
t
CK
1-4,
13
t
WTR
Internal write to read command delay
1
1
t
CK
1-4
t
PDEX
Power down exit time
6
7.5
ns
1-4
t
XSNR
Exit self-refresh to non-read command
75
75
ns
1-4
t
XSRD
Exit self-refresh to read command
200
200
t
CK
1-4
t
REFI
Average Periodic Refresh Interval
7.8 7.8
s
1-4,
8
REV 0.2 (Preliminary)
12
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
AC Timing Specification Notes
1. Input slew rate = 1V/ns.
2. The CK/
CK
input reference level (for timing reference to CK/
CK
) is the point at which CK and
CK
cross: the input reference level for
signals other than CK/
CK
is V
REF
.
3. Inputs are not recognized as valid until V
REF
stabilizes.
4. The Output timing reference level, as measured at the timing reference point indicated in AC Characteristics (Note 3) is V
TT.
5. t
HZ
and t
LZ
transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a
specific voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ).
6. The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but system
performance (bus turnaround) degrades accordingly.
7. The specific requirement is that DQS be valid (high, low, or some point on a valid transition) on or before this CK edge. A valid
transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in
progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW,
or transitioning from high to low at this time, depending on tDQSS.
8. A maximum of eight Auto refresh commands can be posted to any given DDR SDRAM device.
9. For command/address input slew rate >= 1.0 V/ns. Slew rate is measured between V
OH
(AC) and V
OL
(AC).
10. For command/address input slew rate >= 0.5 V/ns and < 1.0 V/ns. Slew rate is measured between V
OH
(AC) and V
OL
(AC).
11. CK/
CK
slew rates are >= 1.0 V/ns.
12. These parameters guarantee device timing, but they are not necessarily tested on each device, and they may be guaranteed by
design or tester characterization.
13. For each of the terms in parentheses, if not already an integer, round to the next highest integer. t CK is equal to the actual system
clock cycle time. For example, for PC2100 at CL= 2.5, t DAL = (15ns/7.5ns) +(20ns/7.0ns) = 2 + 3 = 5.
14. An input setup and hold time derating table is used to increase t IS and t IH in the case where the input slew rate is below 0.5 V/ns.
Input Slew Rate
Delta (tIS
)
Delta
(tIH
)
Unit
Note
0.5 V/ns
0
0
ps
1, 2
0.4 V/ns
+50
0
ps
1, 2
0.3 V/ns
+100
0
ps
1, 2
1.
Input slew rate is based on the lesser of the slew rates determined by either V
IH (AC)
to V
IL (AC)
or V
IH (DC)
to V
IL (DC),
similarly for
rising transitions.
2.
These derating parameters may be guaranteed by design or tester characterization and are not necessarily tested on each device.
15. An input setup and hold time derating table is used to increase t DS and t DH in the case where the I/O slew rate is below 0.5 V/ns.
Input Slew Rate
Delta (tDS
)
Delta
(tDH
)
Unit
Note
0.5 V/ns
0
0
ps
1, 2
0.4 V/ns
+75
+75
ps
1, 2
0.3 V/ns
+150
+150
ps
1, 2
1.
I/O slew rate is based on the lesser of the slew rates determined by either V
IH (AC)
to V
IL (AC)
or V
IH (DC)
to V
IL (DC),
similarly for
rising transitions.
2.
These derating parameters may be guaranteed by design or tester characterization and are not necessarily tested on each device.
16. An I/O Delta Rise, Fall Derating table is used to increase t DS and t DH in the case where DQ, DM, and DQS slew rates differ.
Delta Rise and Fall Rate
Delta (tDS
)
Delta
(tDH
)
Unit
Note
0.0 ns/V
0
0
ps
1-4
0.25 ns/V
+50
+50
ps
1-4
0.5 ns/V
+100
+100
ps
1-4
1.
Input slew rate is based on the lesser of the slew rates determined by either V
IH (AC)
to V
IL (AC)
or V
IH (DC)
to V
IL (DC),
similarly for
rising transitions.
2.
Input slew rate is based on the larger of AC to AC delta rise, fall rate and DC to DC delta rise, fall rate.
3.
The delta rise, fall rate is calculated as: [1/(slew rate 1)] - [1/(slew rate 2)]
For example: slew rate 1 = 0.5 V/ns; slew rate 2 = 0.4 V/ns. Delta rise, fall = (1/0.5) - (1/0.4) [ns/V] = -0.5 ns/V
Using the table above, this would result in an increase in t
DS
and t
DH
of 100 ps.
4.
These derating parameters may be guaranteed by design or tester characterization and are not necessarily tested on each device.
REV 0.2 (Preliminary)
13
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
Package Dimensions
67.60
4.00+/-0.10
1.00+/- 0.1
FRONT
SIDE
Detail A
2.55
0.60
Detail B
0.45
0
.
25 MA
X
199
1
39
41
Detail A
Detail B
4.00
20.00
25.40
6.00
2.15
11.40
4.20
1.80
47.40
3.80 MAX
(2X)
1.80
2.45
BACK
63.60
Note: All dimensions are typical with tolerances of +/- 0.15 unless otherwise stated.
Units: Millimeters (Inches)
1.00+/- 0.10
REV 0.2 (Preliminary)
14
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
NT512D64SH8A0FM
512MB : 64M x 64
PC2700 / PC2100 Unbuffered DDR SO-DIMM
REV 0.2 (Preliminary)
15
05/2003
NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Revision Log
Rev Date
Modification
0.1 05/2003
Preliminary
Release
0.2
05/2003
Updated Functional Block Diagram