ChipFind - документация

Электронный компонент: NT5DS64M4AT-6

Скачать:  PDF   ZIP
NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb DDR333 SDRAM
REV 1.2
08/2002
1
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Features
Double data rate architecture: two data transfers per
clock cycle
Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
DQS is edge-aligned with data for reads and is center-
aligned with data for writes
Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions.
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2, 2.5
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8
s Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DDQ
= 2.5V
0.2V
V
DD
= 2.5V
0.2V
Package : 66pin TSOP-II / 60 balls 0.8mmx1.0mm pitch
CSP.
Description
The 256Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 268,435,456 bits. It is
internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a 2n prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single 2n-bit wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4 or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
power-down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
CAS Latency and Frequency
CAS Latency
Maximum Operating Frequency (MHz)
DDR333 (-6)
2
133
2.5
166
NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb DDR333 SDRAM
REV 1.2
08/2002
2
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Pin Configuration - 400mil TSOP II
1
2
3
4
5
6
9
10
11
12
13
14
7
8
15
16
17
18
19
20
21
22
66
65
64
63
62
61
58
57
56
55
54
53
60
59
52
51
50
49
48
47
46
45
23
24
25
44
43
42
26
27
41
40
28
29
30
31
32
33
39
38
37
36
35
34
V
DD
DQ0
V
DDQ
NC
DQ1
V
SSQ
V
DDQ
NC
DQ3
V
SSQ
NC
NC
NC
DQ2
V
DDQ
NC
NC
V
DD
NU
NC
WE
CAS
RAS
CS
NC
BA0
BA1
V
SS
DQ7
V
SSQ
NC
DQ6
V
DDQ
V
SSQ
NC
DQ4
V
DDQ
NC
NC
NC
DQ5
V
SSQ
DQS
NC
V
REF
V
SS
DM*
CK
CK
CKE
NC
A12
A11
A9
V
DD
NC
V
DDQ
NC
DQ0
V
SSQ
V
DDQ
NC
DQ1
V
SSQ
NC
NC
NC
NC
V
DDQ
NC
NC
V
DD
NU
NC
WE
CAS
RAS
CS
NC
BA0
BA1
V
SS
NC
V
SSQ
NC
DQ3
V
DDQ
V
SSQ
NC
DQ2
V
DDQ
NC
NC
NC
NC
V
SSQ
DQS
NC
V
REF
V
SS
DM*
CK
CK
CKE
NC
A12
A11
A9
A10/AP
A0
A1
A2
A3
V
DD
A10/AP
A0
A1
A2
A3
V
DD
A8
A7
A6
A5
A4
V
SS
A8
A7
A6
A5
A4
V
SS
Column Address Table
Organization
Column Address
64Mb x 4
A0-A9, A11
32Mb x 8
A0-A9
*DM is internally loaded to match DQ and DQS identically
.
NT5DS64M4AT
NT5DS32M8AT
64Mb x 4
32Mb x 8
66-pin Plastic TSOP-II 400mil
NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb DDR333 SDRAM
REV 1.2
08/2002
3
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Pin Configuration - 60 balls 0.8mmx1.0mm Pitch CSP Package
<Top View >
See the balls through the package.
A
B
C
D
E
F
G
H
J
K
L
M
A
B
C
D
E
F
G
H
J
K
L
M
64 X 4
32 X 8
1
VSSQ
NC
NC
NC
NC
VREF
NC
VDDQ
VSSQ
VDDQ
VSSQ
VSS
CLK
A12
A11
A8
A6
A4
2
VSS
DQ3
NC
DQ2
DQS
DQM
CLK
CKE
A9
A7
A5
VSS
3
VDD
DQ0
NC
DQ1
NC
NC
WE
RAS
BA1
A0
A2
VDD
7
NC
VSSQ
VDDQ
VSSQ
VDDQ
VDD
CAS
CS
BA0
A10/AP
A1
A3
8
VDDQ
NC
NC
NC
NC
NC
9
VSSQ
NC
NC
NC
NC
VREF
1
DQ7
VDDQ
VSSQ
VDDQ
VSSQ
VSS
CLK
A12
A11
A8
A6
A4
2
VSS
DQ6
DQ5
DQ4
DQS
DQM
CLK
CKE
A9
A7
A5
VSS
3
VDD
DQ1
DQ2
DQ3
NC
NC
WE
RAS
BA1
A0
A2
VDD
7
DQ0
VSSQ
VDDQ
VSSQ
VDDQ
VDD
CAS
CS
BA0
A10/AP
A1
A3
8
VDDQ
NC
NC
NC
NC
NC
9
NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb DDR333 SDRAM
REV 1.2
08/2002
4
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Input/Output Functional Description
Symbol
Type
Function
CK, CK
Input
Clock: CK and CK are differential clock inputs. All address and control input signals are sampled
on the crossing of the positive edge of CK and negative edge of CK. Output (read) data is refer-
enced to the crossings of CK and CK (both directions of crossing).
CKE, CKE0, CKE1
Input
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device
input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self
Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is syn-
chronous for power down entry and exit, and for self refresh entry. CKE is asynchronous for self
refresh exit. CKE must be maintained high throughout read and write accesses. Input buffers,
excluding CK, CK and CKE are disabled during power-down. Input buffers, excluding CKE, are
disabled during self refresh. The standard pinout includes one CKE pin. Optional pinouts might
include CKE1 on a different pin, in addition to CKE0, to facilitate independent power down control
of stacked devices.
CS, CS0, CS1
Input
Chip Select: All commands are masked when CS is registered high. CS provides for external
bank selection on systems with multiple banks. CS is considered part of the command code. The
standard pinout includes one CS pin. Optional pinouts might include CS1 on a different pin, in
addition to CS0, to allow upper or lower deck selection on stacked devices.
RAS, CAS , WE
Input
Command Inputs: RAS, CAS and WE (along with CS) define the command being entered.
DM
Input
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is
sampled high coincident with that input data during a Write access. DM is sampled on both edges
of DQS. Although DM pins are input only, the DM loading matches the DQ and DQS loading. Dur-
ing a Read, DM can be driven high, low, or floated.
BA0, BA1
Input
Bank Address Inputs: BA0 and BA1 define to which bank an Active, Read, Write or Precharge
command is being applied. BA0 and BA1 also determines if the mode register or extended mode
register is to be accessed during a MRS or EMRS cycle.
A0 - A12
Input
Address Inputs: Provide the row address for Active commands, and the column address and
Auto Precharge bit for Read/Write commands, to select one location out of the memory array in
the respective bank. A10 is sampled during a Precharge command to determine whether the Pre-
charge applies to one bank (A10 low) or all banks (A10 high). If only one bank is to be precharged,
the bank is selected by BA0, BA1. The address inputs also provide the op-code during a Mode
Register Set command.
DQ
Input/Output
Data Input/Output: Data bus.
DQS
Input/Output
Data Strobe: Output with read data, input with write data. Edge-aligned with read data, centered
in write data. Used to capture write data.
NC
No Connect: No internal electrical connection is present.
NU
Electrical connection is present. Should not be connected at second level of assembly.
V
DDQ
Supply
DQ Power Supply: 2.5V
0.2V.
V
SSQ
Supply
DQ Ground
V
DD
Supply
Power Supply: 2.5V
0.2V.
V
SS
Supply
Ground
V
REF
Supply
SSTL_2 reference voltage: (V
DDQ
/ 2)
1%.
NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb DDR333 SDRAM
REV 1.2
08/2002
5
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Ordering Information
Part Number
Org.
CAS
Latency
Clock
(MHz)
CAS
Latency
Clock
(MHz)
Speed
Package
NT5DS64M4AT-6
x 4
2.5
166
2
133
DDR333
66 pin TSOP-II
NT5DS32M8AT-6
x 8
NT5DS64M4AW-6
x 4
2.5
166
2
133
DDR333
60 balls CSP
NT5DS32M8AW-6
x 8