ChipFind - документация

Электронный компонент: 100328FC

Скачать:  PDF   ZIP
100328
Low Power Octal ECL/TTL Bi-Directional Translator with
Latch
General Description
The 100328 is an octal latched bi-directional translator de-
signed to convert TTL logic levels to 100K ECL logic levels
and vice versa. The direction of this translation is determined
by the DIR input. A LOW on the output enable input (OE)
holds the ECL outputs in a cut-off state and the TTL outputs
at a high impedance level. A HIGH on the latch enable input
(LE) latches the data at both inputs even though only one
output is enabled at the time. A LOW on LE makes the
100328 transparent.
The cut-off state is designed to be more negative than a nor-
mal ECL LOW level. This allows the output emitter-followers
to turn off when the termination supply is -2.0V, presenting a
high impedance to the data bus. This high impedance re-
duces termination power and prevents loss of low state
noise margin when several loads share the bus.
The 100328 is designed with FAST
TTL output buffers, fea-
turing optimal DC drive and capable of quickly charging and
discharging highly capacitive loads. All inputs have 50 k
pull-down resistors.
Features
n
Identical performance to the 100128 at 50% of the
supply current
n
Bi-directional translation
n
2000V ESD protection
n
Latched outputs
n
FAST TTL outputs
n
TRI-STATE
outputs
n
Voltage compensated operating range =
-4.2V to -5.7V
n
Available to MIL-STD-883
Logic Symbol
Pin Names
Description
E
0
E
7
ECL Data I/O
T
0
T
7
TTL Data I/O
OE
Output Enable Input
LE
Latch Enable Input
DIR
Direction Control Input
All pins function at 100K ECL levels except for T
0
T
7
.
TRI-STATE
is a registered trademark of National Semiconductor Corporation.
FAST
is a registered trademark of Fairchild Semiconductor.
DS100295-1
August 1998
100328
Low
Power
Octal
ECL/TTL
Bi-Directional
T
ranslator
with
Latch
1998 National Semiconductor Corporation
DS100295
www.national.com
Connection Diagrams
24-Pin DIP
DS100295-2
24-Pin Quad Cerpak
DS100295-4
www.national.com
2
Functional Diagram
Detail
Truth Table
OE
DIR
LE
ECL
TTL
Notes
Port
Port
L
X
L
LOW
Z
(Cut-Off)
L
L
H
Input
Z
(Notes 1, 3)
L
H
H
LOW
Input
(Notes 2, 3)
(Cut-Off)
H
L
L
L
L
(Notes 1, 4)
H
L
L
H
H
(Notes 1, 4)
H
L
H
X
Latched
(Notes 1, 3)
H
H
L
L
L
(Notes 2, 4)
H
H
L
H
H
(Notes 2, 4)
H
H
H
Latched
X
(Notes 2, 4)
H = HIGH Voltage Level
L = LOW Voltage Level
X = Don't Care
Z = High Impedance
Note 1: ECL input to TTL output mode.
Note 2: TTL input to ECL output mode.
Note 3: Retains data present before LE set HIGH.
Note 4: Latch is transparent.
DS100295-5
Note: LE, DIR, and OE use ECL logic levels
DS100295-6
www.national.com
3
Absolute Maximum Ratings
(Note 5)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Storage Temperature (T
STG
)
-65C to +150C
Maximum Junction Temperature (T
J
)
Ceramic
+175C
V
EE
Pin Potential to
Ground Pin
-7.0V to +0.5V
V
TTL
Pin Potential to
Ground Pin
-0.5V to +6.0V
ECL Input Voltage (DC)
V
EE
to +0.5V
ECL Output Current
(DC Output HIGH)
-50 mA
TTL Input Voltage (Note 7)
-0.5V to +6.0V
TTL Input Current (Note 7)
-30 mA to +5.0 mA
Voltage Applied to Output in HIGH State
TRI-STATE Output
-0.5V to +5.5V
Current Applied to TTL
Output in LOW State (Max)
Twice the Rated I
OL
(mA)
ESD (Note 6)
2000V
Recommended Operating
Conditions
Case Temperature (T
C
)
Military
-55C to +125C
ECL Supply Voltage (V
EE
)
-5.7V to -4.2V
TTL Supply Voltage (V
TTL
)
+4.5V to +5.5V
Note 5: Absolute maximum ratings are those values beyond which the de-
vice may be damaged or have its useful life impaired. Functional operation
under these conditions is not implied.
Note 6: ESD testing conforms to MIL-STD-883, Method 3015.
Note 7: Either voltage limit or current limit is sufficient to protect inputs.
Military Version
TTL-to-ECL DC Electrical Characteristics
V
EE
= -4.2V to -5.7V, V
CC
= V
CCA
= GND, T
C
= -55C to +125C, V
TTL
= +4.5V to +5.5V
Symbol
Parameter
Min
Max
Units
T
C
Conditions
Notes
V
OH
Output HIGH Voltage
-1025
-870
mV
0C to
Loading with
50
to -2.0V
(Notes 8, 9,
10)
+125C
-1085
-870
mV
-55C
V
IN
= V
IH
(Max)
V
OL
Output LOW Voltage
-1830
-1620
mV
0C to
or V
IL
(Min)
+125C
-1830
-1555
mV
-55C
Cutoff Voltage
-1950
mV
0C to
+125C
OE or DIR Low
-1850
mV
-55C
V
OHC
Output HIGH Voltage
-1035
mV
0C to
(Notes 8, 9,
10)
+125C
-1085
mV
-55C
V
IN
= V
IH
(Min)
Loading with
V
OLC
Output LOW Voltage
-1610
mV
0C to
or V
IL
(Max)
50
0 to -2.0V
+125C
-1555
mV
-55C
V
IH
Input HIGH Voltage
2.0
V
-55C to
Over V
TTL
, V
EE
, T
C
Range
(Notes 8, 9,
10, 11)
+125C
V
IL
Input LOW Voltage
0.8
V
-55C to
Over V
TTL
, V
EE
, T
C
Range
(Notes 8, 9,
10, 11)
+125C
I
IH
Input HIGH Current
70
A
-55C to
V
IN
= +2.7V
(Notes 8, 9,
10)
125C
Breakdown Test
1.0
mA
-55C to
V
IN
= +5.5V
+125C
I
IL
Input LOW Current
-1.0
mA
-55C to
V
IN
= +0.5V
(Notes 8, 9,
10)
+125C
V
FCD
Input Clamp
-1.2
V
-55C to
I
IN
= -18 mA
(Notes 8, 9,
10)
Diode Voltage
+125 C
I
EE
V
EE
Supply Current
LE Low, OE and DIR High
(Notes 8, 9,
10)
-55C to
Inputs Open
-165
-73
mA
+125C
V
EE
= -4.2V to -4.8V
-175
-73
V
EE
= -4.2V to -5.7V
www.national.com
4
Military Version
ECL-to-TTL DC Electrical Characteristics
V
EE
= -4.2V to -5.7V, V
CC
= V
CCA
= GND, T
C
= -55C to +125C, C
L
= 50 pF, V
TTL
= +4.5V to + 5.5V
Symbol
Parameter
Min
Max Units
T
C
Conditions
Notes
V
OH
Output HIGH Voltage
2.5
mV
0C to +125C
I
OH
= -1 mA, V
TTL
= 4.50V
(Notes 8, 9, 10)
2.4
-55C
V
OL
Output LOW Voltage
0.5
mV
-55C
I
OL
= 24 mA, V
TTL
= 4.50V
+125C
V
IH
Input HIGH Voltage
-1165
-870
mV
-55C
Guaranteed HIGH Signal
(Notes 8, 9, 10, 11)
+125C
for All Inputs
V
IL
Input LOW Voltage
-1830 -1475
mV
-55C to
Guaranteed LOW Signal
(Notes 8, 9, 10, 11)
+125C
for All Inputs
I
IH
Input HIGH Current
350
A
0C to
V
EE
= -5.7V
(Notes 8, 9, 10)
500
+125C
V
IN
= V
IH
(Max)
I
IL
Input LOW Current
0.50
A
-55C to
V
EE
= -4.2V
(Notes 8, 9, 10)
+125C
V
IN
= V
IL
(Min)
I
OZHT
TRI-STATE Current
70
A
-55C to
V
OUT
= +2.7V
(Notes 8, 9, 10)
Output High
+125C
I
OZLT
TRI-STATE Current
-1.0
mA
-55C to
V
OUT
= +0.5V
(Notes 8, 9, 10)
Output Low
+125C
I
OS
Output Short-Circuit
-150
-60
mA
-55C to
V
OUT
= 0.0V, V
TTL
= +5.5V
(Notes 8, 9, 10)
CURRENT
+125C
I
TTL
V
TTL
Supply Current
75
mA
-55C to
TTL Outputs Low
(Notes 8, 9, 10)
50
mA
+125C
TTL Output High
70
mA
TTL Output in TRI-STATE
Note 8: F100K 300 Series cold temperature testing is performed by temperature soaking (to guarantee junction temperature equals -55C), then testing immediately
without allowing for the junction temperature to stabilize due to heat dissipation after power-up. This provides "cold start" specs which can be considered a worst case
condition at cold temperatures.
Note 9: Screen tested 100% on each device at -55C, +25C, and +125C, Subgroups, 1, 2 3, 7, and 8.
Note 10: Sample tested (Method 5005, Table I) on each manufactured lot at -55C, +25C, and +125C, Subgroups A1, 2, 3, 7, and 8.
Note 11: Guaranteed by applying specified input condition and testing V
OH
/V
OL
.
Military Version
TTL-to-ECL AC Electrical Characteristics
V
EE
= -4.2V to -5.7V, V
TTL
= +4.5V to +5.5V, V
CC
= V
CCA
= GND
Symbol
Parameter
T
C
= -55C
T
C
= 25C
T
C
=
+125C
Units
Conditions
Notes
Min
Max
Min
Max
Min
Max
t
PLH
T
N
to E
n
0.8
3.4
1.1
3.6
0.8
3.7
ns
Figures 1, 2
(Notes 12,
13, 14)
t
PHL
(Transparent)
ns
t
PLH
LE to E
n
1.2
3.8
1.4
3.7
1.1
3.8
ns
Figures 1, 2
t
PHL
ns
t
PZH
OE to E
n
0.8
3.6
1.5
4.0
2.0
5.2
ns
Figures 1, 2
(Notes 12,
13, 14)
(Cutoff to HIGH)
t
PHZ
OE to E
n
1.5
4.6
1.6
4.2
1.6
4.3
ns
Figures 1, 2
(HIGH to Cutoff)
t
PHZ
DIR to E
n
1.6
4.7
1.6
4.3
1.7
4.3
ns
Figures 1, 2
(HIGH to Cutoff)
t
set
T
n
to LE
2.5
2.0
2.5
ns
Figures 1, 2
(Note 15)
t
hold
T
n
to LE
2.5
2.0
2.5
ns
Figures 1, 2
t
pw
(H)
Pulse Width LE
2.5
2.0
2.5
ns
Figures 1, 2
(Note 15)
t
TLH
Transition Time
0.4
2.3
0.5
2.1
0.4
2.4
ns
Figures 1, 2
(Note 15)
t
THL
20% to 80%, 80% to 20%
www.national.com
5