ChipFind - документация

Электронный компонент: 1PS59SB16

Скачать:  PDF   ZIP

Document Outline

DATA SHEET
Product specification
Supersedes data of 1990 Dec 01
2003 Jul 25
INTEGRATED CIRCUITS
74HC08; 74HCT08
Quad 2-input AND gate
2003 Jul 25
2
Philips Semiconductors
Product specification
Quad 2-input AND gate
74HC08; 74HCT08
FEATURES
Complies with JEDEC standard no. 8-1A
ESD protection:
HBM EIA/JESD22-A114-A exceeds 2000 V
MM EIA/JESD22-A115-A exceeds 200 V.
Specified from
-
40 to +85
C and
-
40 to +125
C.
DESCRIPTION
The 74HC/HCT08 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A. The 74HC/HCT08 provide the 2-input
AND function.
QUICK REFERENCE DATA
GND = 0 V; T
amb
= 25
C; t
r
= t
f
= 6 ns.
Notes
1. C
PD
is used to determine the dynamic power dissipation (P
D
in
W).
P
D
= C
PD
V
CC
2
f
i
N +
(C
L
V
CC
2
f
o
) where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
V
CC
= supply voltage in Volts;
N = total load switching outputs;
(C
L
V
CC
2
f
o
) = sum of the outputs.
2. For 74HC08: the condition is V
I
= GND to V
CC
.
For 74HCT08: the condition is V
I
= GND to V
CC
-
1.5 V.
FUNCTION TABLE
Note
1. H = HIGH voltage level;
L = LOW voltage level.
SYMBOL
PARAMETER
CONDITIONS
TYPICAL
UNIT
74HC08
74HCT08
t
PHL
/t
PLH
propagation delay nA, nB to nY
C
L
= 15 pF; V
CC
= 5 V
7
11
ns
C
I
input capacitance
3.5
3.5
pF
C
PD
power dissipation capacitance per gate
notes 1 and 2
10
20
pF
INPUT
OUTPUT
nA
nB
nY
L
L
L
L
H
L
H
L
L
H
H
H
2003 Jul 25
3
Philips Semiconductors
Product specification
Quad 2-input AND gate
74HC08; 74HCT08
ORDERING INFORMATION
PINNING
TYPE NUMBER
PACKAGE
TEMPERATURE RANGE
PINS
PACKAGE
MATERIAL
CODE
74HC08N
-
40 to +125
C
14
DIP14
plastic
SOT27-1
74HCT08N
-
40 to +125
C
14
DIP14
plastic
SOT27-1
74HC08D
-
40 to +125
C
14
SO14
plastic
SOT108-1
74HCT08D
-
40 to +125
C
14
SO14
plastic
SOT108-1
74HC08DB
-
40 to +125
C
14
SSOP14
plastic
SOT337-1
74HCT08DB
-
40 to +125
C
14
SSOP14
plastic
SOT337-1
74HC08PW
-
40 to +125
C
14
TSSOP14
plastic
SOT402-1
74HCT08PW
-
40 to +125
C
14
TSSOP14
plastic
SOT402-1
74HC08BQ
-
40 to +125
C
14
DHVQFN14
plastic
SOT762-1
74HCT08BQ
-
40 to +125
C
14
DHVQFN14
plastic
SOT762-1
PIN
SYMBOL
DESCRIPTION
1
1A
data input
2
1B
data input
3
1Y
data output
4
2A
data input
5
2B
data input
6
2Y
data output
7
GND
ground (0 V)
8
3Y
data output
9
3A
data input
10
3B
data input
11
4Y
data output
12
4A
data input
13
4B
data input
14
V
CC
supply voltage
2003 Jul 25
4
Philips Semiconductors
Product specification
Quad 2-input AND gate
74HC08; 74HCT08
handbook, halfpage
MNA220
08
1
2
3
4
5
6
7
8
14
13
12
11
10
9
1A
1B
1Y
2A
2B
2Y
GND
3Y
3A
3B
4Y
4A
4B
VCC
Fig.1
Pin configuration DIP14, SO14 and
(T)SSOP14.
handbook, halfpage
1
14
GND
(1)
1A
VCC
7
2
3
4
5
6
1B
1Y
2A
2B
2Y
13
12
11
10
9
4B
4A
4Y
3B
3A
8
GND
Top view
3Y
MCE183
Fig.2 Pin configuration DHVQFN14.
(1) The die substrate is attached to this pad using conductive die
attach material. It can not be used as a supply pin or input.
handbook, halfpage
MNA222
1A
1B
1Y
2
1
3
2A
2B
2Y
5
4
6
3A
3B
3Y
10
9
8
4A
4B
4Y
13
12
11
Fig.3 Logic symbol.
handbook, halfpage
MNA223
3
&
&
&
&
2
1
6
5
4
8
10
9
11
13
12
Fig.4 IEC logic symbol.
2003 Jul 25
5
Philips Semiconductors
Product specification
Quad 2-input AND gate
74HC08; 74HCT08
handbook, halfpage
MNB037
A
B
Y
Fig.5 HC logic diagram (one gate).
handbook, halfpage
MNA221
A
B
Y
Fig.6 HCT logic diagram (one gate).
RECOMMENDED OPERATING CONDITIONS
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC 60134); voltages are referenced to GND (ground = 0 V).
Notes
1. For DIP14 packages: above 70
C derate linearly with 12 mW/K.
2. For SO14 packages: above 70
C derate linearly with 8 mW/K.
For SSOP14 and TSSOP14 packages: above 60
C derate linearly with 5.5 mW/K.
For DHVQFN14 packages: above 60
C derate linearly with 4.5 mW/K.
SYMBOL
PARAMETER
CONDITIONS
74HC08
74HCT08
UNIT
MIN.
TYP.
MAX.
MIN.
TYP.
MAX.
V
CC
supply voltage
2.0
5.0
6.0
4.5
5.0
5.5
V
V
I
input voltage
0
-
V
CC
0
-
V
CC
V
V
O
output voltage
0
-
V
CC
0
-
V
CC
V
T
amb
ambient
temperature
see DC and AC
characteristics per device
-
40
+25
+125
-
40
+25
+125
C
t
r
, t
f
input rise and fall
times
V
CC
= 2.0 V
-
-
1000
-
-
-
ns
V
CC
= 4.5 V
-
6.0
500
-
6.0
500
ns
V
CC
= 6.0 V
-
-
400
-
-
-
ns
SYMBOL
PARAMETER
CONDITIONS
MIN.
MAX.
UNIT
V
CC
supply voltage
-
0.5
+7.0
V
I
IK
input diode current
V
I
<
-
0.5 V or V
I
> V
CC
+ 0.5 V
-
20
mA
I
OK
output diode current
V
O
<
-
0.5 V or V
O
> V
CC
+ 0.5 V
-
20
mA
I
O
output source or sink current
-
0.5 V < V
O
< V
CC
+ 0.5 V
-
25
mA
I
CC
, I
GND
V
CC
or GND current
-
50
mA
T
stg
storage temperature
-
65
+150
C
P
tot
power dissipation
DIP14 package
T
amb
=
-
40 to +125
C; note 1
-
750
mW
other packages
T
amb
=
-
40 to +125
C; note 2
-
500
mW