ChipFind - документация

Электронный компонент: 74LVC2G34

Скачать:  PDF   ZIP

Document Outline

DATA SHEET
Product specification
Supersedes data of 2003 Jul 25
2004 Sep 10
INTEGRATED CIRCUITS
74LVC2G34
Dual buffer gate
2004 Sep 10
2
Philips Semiconductors
Product specification
Dual buffer gate
74LVC2G34
FEATURES
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant input/output for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V).
ESD protection:
HBM EIA/JESD22-A114-B exceeds 2000 V
MM EIA/JESD22-A115-A exceeds 200 V.
24 mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Multiple package options
Specified from
-
40
C to +85
C and
-
40
C to +125
C.
DESCRIPTION
The 74LVC2G34 is a high-performance, low-power,
low-voltage, Si-gate CMOS device and superior to most
advanced CMOS compatible TTL families.
Inputs can be driven from either 3.3 V or 5 V devices.
These feature allows the use of these devices as
translators in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down
applications using I
off
. The I
off
circuitry disables the output,
preventing the damaging backflow current through the
device when it is powered down.
The 74LVC2G34 provides two buffers.
QUICK REFERENCE DATA
GND = 0 V; T
amb
= 25
C.
Notes
1. C
PD
is used to determine the dynamic power dissipation (P
D
in
W).
P
D
= C
PD
V
CC
2
f
i
N +
(C
L
V
CC
2
f
o
) where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
V
CC
= supply voltage in Volts;
N = total load switching outputs;
(C
L
V
CC
2
f
o
) = sum of outputs.
2. The condition is V
I
= GND to V
CC
.
SYMBOL
PARAMETER
CONDITIONS
TYPICAL
UNIT
t
PHL
/t
PLH
propagation delay input nA to output nY
V
CC
= 1.8 V; C
L
= 30 pF; R
L
= 1 k
3.8
ns
V
CC
= 2.5 V; C
L
= 30 pF; R
L
= 500
2.4
ns
V
CC
= 2.7 V; C
L
= 50 pF; R
L
= 500
2.5
ns
V
CC
= 3.3 V; C
L
= 50 pF; R
L
= 500
2.2
ns
V
CC
= 5.0 V; C
L
= 50 pF; R
L
= 500
1.9
ns
C
I
input capacitance
2.5
pF
C
PD
power dissipation capacitance
V
CC
= 3.3 V; notes 1 and 2
20
pF
2004 Sep 10
3
Philips Semiconductors
Product specification
Dual buffer gate
74LVC2G34
FUNCTION TABLE
See note 1.
Note
1. H = HIGH voltage level;
L = LOW voltage level.
ORDERING INFORMATION
PINNING
INPUT
OUTPUT
nA
nY
L
L
H
H
TYPE NUMBER
PACKAGE
TEMPERATURE RANGE
PINS
PACKAGE
MATERIAL
CODE
MARKING
74LVC2G34GW
-
40
C to +125
C
6
SC-88
plastic
SOT363
YA
74LVC2G34GV
-
40
C to +125
C
6
SC-74
plastic
SOT457
Y34
74LVC2G34GM
-
40
C to +125
C
6
XSON6
plastic
SOT886
YA
PIN
SYMBOL
DESCRIPTION
1
1A
data input
2
GND
ground (0 V)
3
2A
data input
4
2Y
data output
5
V
CC
supply voltage
6
1Y
data output
34
1A
1Y
GND
2A
2Y
001aab676
1
2
3
6
V
CC
5
4
Fig.1 Pin configuration SC-88 and SC-74.
34
GND
001aab677
1A
2A
V
CC
1Y
2Y
Transparent top view
2
3
1
5
4
6
Fig.2 Pin configuration XSON6.
2004 Sep 10
4
Philips Semiconductors
Product specification
Dual buffer gate
74LVC2G34
handbook, halfpage
MNB063
1A
1Y
1
6
2A
2Y
3
4
Fig.3 Logic symbol.
handbook, halfpage
1
1
6
MNB064
3
1
4
Fig.4 Logic symbol (IEEE/IEC).
RECOMMENDED OPERATING CONDITIONS
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC 60134); voltages are referenced to GND (ground = 0 V).
Notes
1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. When V
CC
= 0 V (Power-down mode), the output voltage can be 5.5 V in normal operation.
SYMBOL
PARAMETER
CONDITIONS
MIN.
MAX.
UNIT
V
CC
supply voltage
1.65
5.5
V
V
I
input voltage
0
5.5
V
V
O
output voltage
active mode
0
V
CC
V
V
CC
= 0 V; Power-down mode
0
5.5
V
T
amb
operating ambient temperature
-
40
+125
C
t
r
, t
f
input rise and fall times
V
CC
= 1.65 V to 2.7 V
0
20
ns/V
V
CC
= 2.7 V to 5.5 V
0
10
ns/V
SYMBOL
PARAMETER
CONDITIONS
MIN.
MAX.
UNIT
V
CC
supply voltage
-
0.5
+6.5
V
I
IK
input diode current
V
I
< 0 V
-
-
50
mA
V
I
input voltage
note 1
-
0.5
+6.5
V
I
OK
output diode current
V
O
> V
CC
or V
O
< 0 V
-
50
mA
V
O
output voltage
active mode; notes 1 and 2
-
0.5
V
CC
+ 0.5
V
Power-down mode; notes 1 and 2
-
0.5
+6.5
V
I
O
output source or sink current
V
O
= 0 V to V
CC
-
50
mA
I
CC
, I
GND
V
CC
or GND current
-
100
mA
T
stg
storage temperature
-
65
+150
C
P
tot
power dissipation
T
amb
=
-
40
C to +125
C
-
300
mW
2004 Sep 10
5
Philips Semiconductors
Product specification
Dual buffer gate
74LVC2G34
DC CHARACTERISTICS
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).
SYMBOL
PARAMETER
TEST CONDITIONS
MIN.
TYP.
MAX.
UNIT
OTHER
V
CC
(V)
T
amb
=
-
40
C to +85
C; note 1
V
IH
HIGH-level input voltage
1.65 to 1.95
0.65
V
CC
-
-
V
2.3 to 2.7
1.7
-
-
V
2.7 to 3.6
2.0
-
-
V
4.5 to 5.5
0.7
V
CC
-
-
V
V
IL
LOW-level input voltage
1.65 to 1.95
-
-
0.35
V
CC
V
2.3 to 2.7
-
-
0.7
V
2.7 to 3.6
-
-
0.8
V
4.5 to 5.5
-
-
0.3
V
CC
V
V
OL
LOW-level output voltage V
I
= V
IH
or V
IL
I
O
= 100
A
1.65 to 5.5
-
-
0.1
V
I
O
= 4 mA
1.65
-
-
0.45
V
I
O
= 8 mA
2.3
-
-
0.3
V
I
O
= 12 mA
2.7
-
-
0.4
V
I
O
= 24 mA
3.0
-
-
0.55
V
I
O
= 32 mA
4.5
-
-
0.55
V
V
OH
HIGH-level output
voltage
V
I
= V
IH
or V
IL
I
O
=
-
100
A
1.65 to 5.5
V
CC
-
0.1
-
-
V
I
O
=
-
4 mA
1.65
1.2
-
-
V
I
O
=
-
8 mA
2.3
1.9
-
-
V
I
O
=
-
12 mA
2.7
2.2
-
-
V
I
O
=
-
24 mA
3.0
2.3
-
-
V
I
O
=
-
32 mA
4.5
3.8
-
-
V
I
LI
input leakage current
V
I
= 5.5 V or GND
5.5
-
0.1
5
A
I
off
power OFF leakage
current
V
I
or V
O
= 5.5 V
0
-
0.1
10
A
I
CC
quiescent supply current
V
I
= V
CC
or GND;
I
O
= 0 A
5.5
-
0.1
10
A
I
CC
additional quiescent
supply current per pin
V
I
= V
CC
-
0.6 V;
I
O
= 0 A
2.3 to 5.5
-
5
500
A