ChipFind - документация

Электронный компонент: PM5945-UTP5

Скачать:  PDF   ZIP
S
TANDARD
P
RODUCT
PMC-Sierra, Inc.
PM5945 -UTP5
PMC-940202 ISSUE 2. APRIL 7, 1995
APP_SAPI_UTP5
______________________________________________________________________________________________
______________________________________________________________________________________________
PMC-Sierra, Inc.
8501 Commerce Court , Burnaby, BC Canada V5A 4N3 604 668 7300
PM5945-UTP5
S O N E T
ATM PHYSICAL INTERFACE
APPLICATION BOARD
FOR CAT-5 UTP
S
TANDARD
P
RODUCT
PMC-Sierra, Inc.
PM5945 -UTP5
PMC-940202 ISSUE 2. APRIL 7, 1995
APP_SAPI_UTP5
______________________________________________________________________________________________
______________________________________________________________________________________________
i
OVERVIEW........................................................................................................................
1
FUNCTIONAL DESCRIPTION.......................................................................................
2
DAUGHTERBOARD REGISTERS ................................................................................
9
INTERFACE DESCRIPTION..........................................................................................
10
S/UNI REGISTER ADDRESS MAP..............................................................................
17
RECEIVE DROP SIDE TIMING......................................................................................
19
TRANSMIT DROP SIDE TIMING...................................................................................
22
CHARACTERISTICS.......................................................................................................
25
MICROPROCESSOR INTERFACE TIMING CHARACTERISTICS.........................
25
APPENDIX A: PAL EQUATIONS ..................................................................................
29
APPENDIX B: MECHANICAL DRAWINGS .................................................................
46
APPENDIX C: MATERIAL LIST.....................................................................................
47
APPENDIX D: COMPONENT PLACEMENT...............................................................
50
APPENDIX E: SCHEMATICS........................................................................................
51
APPENDIX F: LAYOUT NOTES....................................................................................
52
APPENDIX G: LAYOUT ..................................................................................................
58
S
TANDARD
P
RODUCT
PMC-Sierra, Inc.
PM5945 -UTP5
PMC-940202 ISSUE 2. APRIL 7, 1995
APP_SAPI_UTP5
______________________________________________________________________________________________
______________________________________________________________________________________________
ii
List of Figures
Figure 1: Receive Functional Timing..........................................................................
19
Figure 2: Receive Interface Timing.............................................................................
21
Figure 3: Transmit Functional Timing.........................................................................
22
Figure 4: Transmit Interface Timing............................................................................
24
Figure 5: Microprocessor Interface Read Timing.....................................................
26
Figure 6: Microprocessor Interface Write Timing .....................................................
27
Figure 7: SAPI_UTP5 Drawing ..................................................................................
30
Figure 8: Edge Connector Mechanical Drawing......................................................
30
S
TANDARD
P
RODUCT
PMC-Sierra, Inc.
PM5945 -UTP5
PMC-940202 ISSUE 2. APRIL 7, 1995
APP_SAPI_UTP5
______________________________________________________________________________________________
______________________________________________________________________________________________
iii
List Of Tables
Table 1: Standard ROM Address and Content...........................................................
5
Table 2: SAPI_UTP5 ROM Address and Contents....................................................
6
Table 3: Protocol Type....................................................................................................
6
Table 4: Media Type.......................................................................................................
7
Table 5: Capability Field Assignment .........................................................................
8
Table 6: ASCII Table......................................................................................................
8
Table 7: Edge Connector Pin Description..................................................................
12
Table 8: S/UNI Register Address Map........................................................................
17
Table 9: Receive Interface Timing Parameters .........................................................
20
Table 10: Transmit Interface Timing Parameters.....................................................
23
Table 11: Characteristics...............................................................................................
25
Table 12: Microprocessor Interface Read Access Parameters ...............................
25
Table 13: Microprocessor Interface Write Access Parameters...............................
27
S
TANDARD
P
RODUCT
PMC-Sierra, Inc.
PM5945 -UTP5
PMC-940202 ISSUE 2. APRIL 7, 1995
APP_SAPI_UTP5
______________________________________________________________________________________________
______________________________________________________________________________________________
1
OVERVIEW
The PM5945-UTP5 (SAPI-UTP5) daughter board contains the PMC PM5345 S/UNI-
155 (SATURN User Network Interface) device, the Cypress CY7B951 SONET/SDH
Serial Transceiver (a clock and data recovery and clock synthesis device), and the
CAT-5 UTP PMD in a complete CAT-5 UTP ATM (Asynchronous Transfer Mode)
physical interface. The S/UNI is an ATM physical layer processor for a SONET
STS-3C transmission system. This daughter board has been designed to mate with
National Semiconductor Corporation's DP83300VK Vicksburg EISA adapter
motherboard to form a complete evaluation system. It is configured, monitored, and
powered through a 100 pin edge connector that mates with the Vicksburg
motherboard. The motherboard provides all of the software and decoding logic
necessary to directly access all of the registers on the SAPI-UTP5 board.
The SAPI-UTP5 line side interface deploys the National Semiconductor's DP83223
Twisted Pair FDDI Transceiver (TWISTER) device plus some magnetics to couple
signals to and from Category 5 Unshielded Twisted Pair (UTP5) cables. The
TWISTER is capable of transmitting and receiving two-level (NRZ) datastreams at
155.52 MHz. The output of the clock and data recovery unit, Cypress SONET/SDH
Serial Transceiver (CY7B951), is ac-coupled to the SUNI's bit serial input. On the
transmit side, the SUNI's PECL data outputs connect directly to the CY7B951's
serial input which buffers the data and outputs the data directly to the TWISTER. On
the receive side, the TWISTER's receive section connects to the clock and data
recovery section of the CY7B951 and uses the SUNI's bit serial input. The
CY7B951 can mux the output data to the input of the PLL and transfer back the
recovered clock and data to the input of the S/UNI for diagnostic purposes. The
cables connect to the SAPI-UTP5 board via a RJ45 jack.
The SAPI-UTP5 drop side interface uses a 100 pin edge connector. The 22V10
PLDs transform the S/UNI drop side signals to comply with the UTOPIA like signals
of the Vicksburg motherboard. The receive drop side also incorporates an
additional FIFO as the internal 4 cell FIFO of the S/UNI device is insufficient to
handle the latency time between burst cell reads by the R-FRED device on the
Vicksburg motherboard.