ChipFind - документация

Электронный компонент: QL12x16B-1PL68M

Скачать:  PDF   ZIP
QL12X16B
pASIC
1 Family
Very-High-Speed CMOS FPGA
4-13
Very High Speed ViaLink
metal-to-metal programmablevia
antifuse technology, allows counter speeds over 150 MHz and logic
cell delays of under 2 ns.
High Usable Density A 12-by-16 array of 192 logic cells
provides 2,000 usable ASIC gates (4,000 PLD gates) in 68-pin and
84-pin PLCC, 84-pin CPGA and 100-pin TQFP packages.
Low-Power, High-Output Drive Standby current typically 2
mA. A 16-bit counter operating at 100 MHz consumes less than 50
mA. Minimum IOL of 12 mA and IOH of 8 mA
Low-Cost, Easy-to-Use Design Tools Designs entered and
simulated using QuickLogic's new QuickWorks
development
environment, or with third-party CAE tools including Viewlogic,
Synopsys, Mentor, Cadence and Veribest. Fast, fully automatic place
and route on PC and workstation platforms using QuickLogic
software.
= Up to 80 prog. I/O cells, 6 Input high-drive cells, 2 Input/Clk (high-drive) cells
pASI
C 1
4
pASIC
HIGHLIGHTS
QL12x16B
Block Diagram
Rev C
...2,000
usable ASIC gates,
88 I/O pins
192 Logic Cells
QL12x16B
4-14
The QL12x16B is a member of the pASIC 1 Family of very-high-speed
CMOS user-programmable ASIC devices. The 192 logic cell field-
programmable gate array (FPGA) offers 2,000 usable ASIC gates (4,000
usable PLD gates) of high-performance general-purpose logic in a wide
variety of package configurations.
Low-impedance, metal-to-metal, ViaLink interconnect technology
provides nonvolatile custom logic capable of operating above 150 MHz.
Logic cell delays under 2 ns, combined with input delays of under 1.5 ns
and output delays under 3 ns, permit high-density programmable devices
to be used with today's fastest microprocessors and DSPs.
Designs can be entered using QuickLogic's QuickWorks Toolkit or most
populart third-party CAE tools. QuickWorks combines Verilog/VHDL
design entry and simulation tools with device-specific place & route and
programming software. Ample on-chip routing channels allow fast, fully
automatic place and route of designs using up to 100% of the logic and
I/O cells, while maintaining fixed pin-outs.
Total of 88 I/O pins
80 Bidirectional Input/Output pins
6 Dedicated Input/High-Drive pins
2 Clock/Dedicated input pins with fanout-independent, low-skew
clock networks
Input + logic cell + output delays under 6 ns
Chip-to-chip operating frequencies up to 110 MHz
Internal state machine frequencies up to 150 MHz
Clock skew < 0.5 ns
Input hysteresis provides high noise immunity
Built-in scan path permits 100% factory testing of logic and I/O cells
and functional testing with Automatic Test Vector Generation
(ATVG) software after programming
Available in 68-pin and 84-pin PLCC, 84-pin CPGA and 100-pin
TQFP packages
68-pin PLCC compatible with QL8x12B
84-pin PLCC compatible with QL16x24B
100-pin TQFP compatible with QL8x12B and QL16x24B
0.65 CMOS process with ViaLink programming technology
PRODUCT
SUMMARY
FEATURES
QL12x16B
4-15
Pins identified I/SCLK, SM, SO and SI are used during scan path testing operation.
pASI
C 1
4
Pinout
Diagram
68-pin PLCC
Pinout
Diagram
84-pin PLCC
QL12x16B
4-16
CPGA 84 Function/Connector Pin Table
PIN
FUNC
PIN
FUNC
PIN
FUNC
PIN
FUNC
B10
IO
B2
IO
K2
IO
K10
IO
B9
IO
C2
IO
K3
IO
J10
IO
A10
IO
B1
IO
L2
IO
K11
IO
A9
IO
C1
IO
L3
IO
J11
IO
B8
IO
D2
IO
K4
IO
H10
IO
A8
IO
D1
IO
L4
IO
H11
IO
A7
IO
E1
IO
L5
IO
G11
IO
C7
GND
E3
GND
J5
GND
G9
GND
A6
IO
E2
IO
L6
IO
G10
IO
B7
I/(SCLK)
F1
IO
K5
I/(SI)
F11
IO
C6
I/CLK/(SM)
F2
IO
J6
I/CLK
F10
IO
B6
I(P)
F3
IO
K6
I
F9
IO
B5
I
G1
IO
K7
I/(SO)
E11
IO
C5
VCC
G3
VCC
J7
VCC
E9
VCC
A5
IO
G2
IO
L7
IO
E10
IO
A4
IO
H1
IO
L8
IO
D11
IO
B4
IO
H2
IO
K8
IO
D10
IO
A3
IO
J1
IO
L9
IO
C11
IO
A2
IO
K1
IO
L10
IO
B11
IO
B3
IO
J2
IO
K9
IO
C10
IO
A1
IO
L1
IO
L11
IO
A11
IO
M
Pinout Diagram
84-pin CPGA
QL12x16B
4-17
pASI
C 1
4
Pinout Diagram
100-pin TQFP