ChipFind - документация

Электронный компонент: QL2003-1PF144C

Скачать:  PDF   ZIP
QL2003
3.3V and 5.0V pASIC
2 FPGA
Combining Speed, Density, Low Cost and Flexibility
3-5
Ultimate Verilog/VHDL Silicon Solution
-Abundant, high-speed interconnect eliminates manual routing
-Flexible logic cell provides high efficiency and performance
-Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
-16-bit counter speeds exceeding 200 MHz
-3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os
-3-layer metal ViaLink
process for small die sizes
-100% routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
-Complex functions (up to 16 inputs) in a single logic cell
-High synthesis gate utilization from logic cell fragments
-Full IEEE Standard JTAG boundary scan capability
-Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
-3.3V and 5.0V operation with low standby power
-I/O pin-compatibility between different devices in the same packages
-PCI compliant (at 5.0V), full speed 33 MHz implementations
-High design security provided by security fuses
pAS
I
C 2
3
QL2003
Block Diagram
Rev. C
pASIC 2
HIGHLIGHTS
... 3,000
usable ASIC gates,
118 I/O pins
192
Logic
Cells
QL2003
3-6
The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of
the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique
combination of architecture, technology, and software tools to provide high
speed, high usable density, low price, and flexibility in the same devices.
The flexibility and speed make pASIC 2 devices an efficient and high
performance silicon solution for designs described using HDLs such as
Verilog and VHDL, as well as schematics.
The QL2003 contains 192 logic cells. With 118 maximum I/Os, the
QL2003 is available in 84-PLCC, 100-pin TQFP and 144-pin TQFP
packages.
Software support for the complete pASIC families, including the QL2003, is
available through three basic packages. The turnkey QuickWorks
package
provides the most complete FPGA software solution from design entry to
logic synthesis (by Synplicity, Inc.), to place and route, to simulation. The
QuickTools
TM
and QuickChip
TM
packages provide a solution for designers
who use Cadence, Mentor, Synopsys, Viewlogic, Veribest, or other third-
party tools for design entry, synthesis, or simulation.
Total of 118 I/O Pins
- 110 bidirectional input/output pins, PCI-compliant at 5.0V
in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and
reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and
logic cell flip-flop clock, set, reset; input and I/O register clock, reset,
enable; and output enable controls - each driven by an input-only pin,
or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
PRODUCT
SUMMARY
FEATURES
QL2003
3-7
PINOUT DIAGRAM
84-PIN PLCC
pAS
I
C 2
3
QL2003
3-8
PINOUT DIAGRAMS
100-PIN TQFP
pASIC
QL2003-1PF100C
144-PIN TQFP
pASIC
QL2003-1PF144C
PIN # 1
PIN # 109
PIN # 37
PIN # 73
PIN # 1
PIN # 76
PIN # 26
PIN # 51
QL2003
3-9
100 and 144 TQFP Pinout Table
144
TQFP
100
TQFP
Function
144
TQFP
100
TQFP
Function
144
TQFP
100
TQFP
Function
144
TQFP
100
TQFP
Function
144
TQFP
100
TQFP
Function
1
2
I/O
30
NC
GND
59
NC
I/O
88
60
I/O
116
82
I/O
2
NC
I/O
31
NC
I/O
60
43
I/O
89
61
I
117
83
I/O
3
3
I/O
32
22
I/O
61
44
I/O
90
62
ACLK / I
118
NC
I/O
4
4
I/O
33
NC
I/O
62
45
I/O
91
63
VCC
119
84
I/O
5
NC
I/O
34
23
I/O
63
NC
I/O
92
64
I
120
NC
I/O
6
5
I/O
35
NC
I/O
64
NC
I/O
93
65
GCLK / I
121
NC
I/O
7
NC
VCC
36
24
I/O
65
46
I/O
94
66
VCC
122
85
GND
8
6
I/O
37
25
I/O
66
NC
GND
95
67
I/O
123
NC
I/O
9
NC
I/O
38
26
TDI
67
NC
I/O
96
NC
I/O
124
86
I/O
10
7
I/O
39
27
I/O
68
NC
I/O
NC
68
I/O
125
87
I/O
11
NC
I/O
40
28
I/O
69
47
I/O
97
NC
I/O
126
88
GND
12
NC
I/O
41
29
I/O
70
48
I/O
98
69
I/O
127
89
I/O
13
8
I/O
42
NC
VCC
71
49
TRSTB
99
NC
I/O
128
90
I/O
14
NC
I/O
43
30
I/O
72
50
TMS
100
70
I/O
129
91
I/O
15
9
GND
44
31
I/O
73
51
I/O
101
71
I/O
130
92
VCC
16
10
I/O
45
NC
I/O
74
52
I/O
102
NC
GND
131
NC
I/O
17
11
I
46
32
I/O
75
53
I/O
103
NC
I/O
132
93
I/O
18
12
ACLK / I
47
33
I/O
76
54
I/O
104
72
I/O
133
NC
I/O
19
13
VCC
48
NC
I/O
77
55
I/O
105
NC
I/O
134
94
I/O
20
14
I
49
34
I/O
78
NC
I/O
106
73
I/O
135
NC
I/O
21
15
GCLK / I
50
35
GND
79
NC
VCC
107
74
I/O
136
NC
I/O
22
16
VCC
51
36
I/O
80
NC
I/O
108
75
I/O
137
95
I/O
23
17
I/O
52
NC
I/O
81
56
I/O
109
76
TCK
138
NC
GND
24
18
I/O
53
37
I/O
82
NC
I/O
110
77
STM
139
96
I/O
25
NC
I/O
54
38
GND
83
57
I/O
111
78
I/O
140
97
I/O
26
19
I/O
55
39
I/O
84
NC
I/O
112
79
I/O
141
98
I/O
27
NC
I/O
56
40
I/O
85
58
I/O
113
80
I/O
142
99
I/O
28
20
I/O
57
41
I/O
86
NC
I/O
114
NC
VCC
143
100
TDO
29
21
I/O
58
42
VCC
87
59
GND
115
81
I/O
144
1
I/O
pAS
I
C 2
3