ChipFind - документация

Электронный компонент: BR93LC46-W

Скачать:  PDF   ZIP

Document Outline

BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
64
16bits serial EEPROM
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
The BR93LC46-W series are CMOS serial input / output-type memory circuits (EEPROMs) that can be programmed
electrically. Each is configured of 64 words
16 bits (1,024 bits), and each word can be accessed individually and data
read from it and written to it. Operation control is performed using five types of commands.
The commands, addresses, and data are input through the DI pin under the control of the CS and SK pins. In a write
operation, the internal status signal (READY or BUSY) can be output from the DO pin.
Applications
VCRs, TVs, printers, car stereos, cordless telephones, short wave radios, programmable DIP switches, and
other battery-powered equipment requiring low voltage and low current
Features
1) 64 words
16 bits EEPROM
2) Operating voltage range
When reading : 2.0 to 5.5V
When writing : 2.7 to 5.5V
3) Low current consumption
Operating (at 5V) : 3mA (Max.)
Standby (at 5V) : 5
A (Max.)
4) Address can be incremented automatically during
read operations.
5) Auto erase and auto complete functions can be used
during write operations.
6) A write instruction inhibit function allows :
- write protection when power supply voltage is low.
- write disable state at power up.
- writing using command codes.
7) Compact packages
8) Display of READY / BUSY status
9) TTL-compatible input / output
10) Rewriting possible up to 100,000 times
11) Data can be stored for ten years without corruption.
Block diagram
16bits
16bits
6bits
CS
SK
DI
DO
6bits
Command decode
Control
Clock generation
Command
register
Dummy bits
Address
buffer
Data
register
Power supply
voltage detector
Write
disable
High voltage
generator
Address
decoder
R / W
amplifier
1,024bits
EEPROM array
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
Pin descriptions
Fig.1
1
2
3
4
8
7
6
5
CS
SK
DI
DO
V
CC
N.C.
N.C.
GND
1
2
3
4
8
7
6
5
N.C.
V
CC
CS
SK
N.C.
GND
DO
DI
Fig.2
Pin
name
BR93LC46-W
BR93LC46F-W
1
3
CS
Chip select input
2
4
SK
Serial clock input
3
5
DI
4
6
DO
5
7
GND
Ground
6
8
N.C.
Not connected
7
1
N.C.
Not connected
8
2
V
CC
Power supply
Start bit, operating code, address, and seria data input
Function
Pin No.
Serial data output, READY / BUSY internal status display output
BR93LC46RFJ-W
BR93LC46RF-W
BR93LC46-W
BR93LC46RFJ-W
BR93LC46RF-W
BR93LC46FJ-W
BR93LC46FV-W
BR93LC46F-W
BR93LC46FJ-W
BR93LC46FV-W
Absolute maximum ratings (Ta = 25
C)
Parameter
Symbol
Limits
Unit
Applied voltage
V
CC
-
0.3
~
+
6.5
V
Power
dissipation
BR93LC46-W
Pd
500
1
mW
BR93LC46F-W / RF-W / FJ-W / RFJ-W
350
2
300
3
Storage temperature
Tstg
-
65
~
+
125
C
BR93LC46FV-W
Operating temperature
Topr
-
40
~
+
85
C
-
-
0.3
~V
CC
+
0.3
V
1 Reduced by 5.0mW for each increase in Ta of 1
C over 25
C.
2 Reduced by 3.5mW for each increase in Ta of 1
C over 25
C.
3 Reduced by 3.0mW for each increase in Ta of 1
C over 25
C.
Terminal voltage
Recommended operating conditions (Ta = 25
C)
Parameter
Symbol
Min.
Typ.
Max.
Unit
V
CC
-
5.5
V
2.0
-
5.5
V
V
IN
0
-
V
CC
V
2.7
Power supply
voltage
Input voltage
Writing
Reading
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
Electrical characteristics
For 5V operation (unless otherwise noted, Ta =
-
40 to + 85
C, V
CC
= 5.0V
10%)
V
IN
=
V
IH
/ V
IL
, DO
=
OPEN,
V
IN
=
V
IH
/ V
IL
, DO
=
OPEN,
f
=
1MHz, WRITE
f
=
1MHz, READ
Parameter
Symbol
Min.
Typ.
Max.
Unit
Conditions
Measurement circuit
V
IL
-
0.3
-
0.8
V
-
Input low level voltage
-
V
IH
2.0
-
-
V
CC
+
0.3
V
Input high level voltage
-
V
OL1
-
-
0.4
V
I
OL
=
2.1mA
Output low level voltage 1
Fig.3
V
OH1
2.4
-
-
V
I
OH
=-
0.4mA
Output high level voltage 1
Fig.4
V
OL2
-
-
0.2
V
I
OL
=
10
A
Output low level voltage 2
Fig.3
V
OH2
V
CC
-
0.4
-
-
V
I
OH
=-
10
A
Output high level voltage 2
Fig.4
I
LI
-
1.0
-
A
V
IN
=
0V
~V
CC
1.0
Input leakage current
Fig.5
I
LO
-
1.0
-
A
V
OUT
=
0V
~V
CC
, CS
=
GND
1.0
Output leakage current
Fig.6
I
CC1
-
1.5
3.0
mA
Operating current
dissipation 1
Fig.7
I
CC2
-
0.7
1.5
mA
Operating current
dissipation 2
Fig.7
I
SB
-
1.0
5.0
A
CS
=
SK
=
DI
=
GND, DO
=
OPEN
Standby current
Fig.8
For 3V operation (unless otherwise noted, Ta =
-
40 to + 85
C, V
CC
= 3.0V
10%)
Parameter
Symbol
Min.
Typ.
Max.
Unit
Conditions
V
IL
-
0.3
-
0.15
V
CC
V
V
IH
0.7
V
CC
-
-
-
V
CC
+
0.3
V
V
OL
-
-
0.2
V
I
OL
=
10
A
V
OH
V
CC
-
0.4
-
-
V
I
OH
=-
10
A
I
LI
-
1.0
-
A
V
IN
=
0V
~V
CC
I
LO
-
1.0
-
A
V
OUT
=
0V
~V
CC
, CS
=
GND
I
CC1
-
0.5
2.0
mA
I
CC2
-
0.2
1.0
mA
I
SB
-
0.4
3.0
A
CS
=
SK
=
DI
=
GND, DO
=
OPEN
1.0
1.0
V
IN
=
V
IH
/ V
IL
, DO
=
OPEN
f
=
250kHz, WRITE
V
IN
=
V
IH
/ V
IL
, DO
=
OPEN
f
=
250kHz, READ
Input low level voltage
Input high level voltage
Output low level voltage
Output high level voltage
Input leakage current
Output leakage current
Operating current
dissipation 1
Operating current
dissipation 2
Standby current
-
-
Fig.3
Fig.4
Fig.5
Fig.6
Fig.7
Fig.7
Fig.8
Measurement circuit
For 2V operation (unless otherwise noted, Ta =
-
40 to + 85
C, V
CC
= 2.0V)
Parameter
Symbol
Min.
Typ.
Max.
Unit
Conditions
V
IL
-
0.3
-
0.15
V
CC
V
V
IH
0.7
V
CC
-
-
-
V
CC
+0.3
V
V
OL
-
-
0.2
V
I
OL
=
10
A
V
OH
V
CC
-
0.4
-
-
V
I
OH
=-
10
A
I
LI
-
1.0
-
A
V
IN
=
0V
~V
CC
I
LO
-
1.0
-
A
V
OUT
=
0V
~V
CC
, CS
=
GND
I
CC2
-
0.2
1.0
mA
I
SB
-
0.4
3.0
A
CS
=
SK
=
DI
=
GND, DO
=
OPEN
1.0
1.0
V
IN
=
V
IH
/ V
IL
, DO
=
OPEN
f
=
200kHz, READ
Input low level voltage
Input high level voltage
Output low level voltage
Output high level voltage
Input leakage current
Output leakage current
Operating current
dissipation 2
Standby current
-
-
Fig.3
Fig.4
Fig.5
Fig.6
Fig.7
Fig.8
Measurement circuit
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
Measurement circuits
Fig.3 "LOW" output voltage circuit
GND
DO
I
OL
V
V
OL
Control output to "LOW"
V
CC
V
CC
I
LI
V
CC
V
CC
GND
CS,SK,DI
A
V
IN
=
0~V
CC
Fig.5 Input leak current circuit
V
CC
V
O
=
0~V
CC
V
CC
GND
DO
CS
I
LO
A
Fig.6 Output leak current circuit
I
CC
V
CC
V
CC
A
DO
OPEN
DI
GND
SK
CS
f
SK
=
1MHz / 250kHz / 200kHz
V
IN
=
V
IH
/ V
IL
WRITE / READ INPUT
Fig.7 Supply current circuit
Vcc
I
SB
Vcc
A
DO
SK
DI
CS
OPEN
GND
Fig.8 Standby current circuit
Fig.4 "HIGH" output voltage circuit
V
CC
GND
DO
I
OH
V
V
OH
V
CC
Control output to "HIGH"
Circuit operation
(1) Command mode
With these ICs, commands are not recognized or acted upon until the start bit is received. The start bit is taken as
the first "1" that is received after the CS pin rises.
Command
Start
bit
Operating
code
Address
Data
1
10
1
00
1
01
D15
~D0
1
00
D15
~D0
1
00
1
11
1
00
Write enabled (
WEN)
X: Either V
IH
or V
IL
A5
~A0
11XXXX
A5
~A0
01XXXX
00XXXX
A5
~A0
10XXXX
Write all addresses (WRAL)
2
Chip erase (ERAL)
3
Erase (ERASE)
3
Write disabled (WDS)
Write (WRITE)
2
Read (
READ)
1
-
-
-
-
-
1 After setting of the read command and input of the SK clock, data corresponding to the specified address is output,
with data corresponding to upper addresses then output in se-quence. (Auto increment function)
2 When the write or write all addresses command is executed, all data in the selected memory cell is erased
autematically, and the input data is writen to the cell.
3 These modes are optinal modes. Please contact Rohm for information on operation timing.
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
(2) Operation timing characteristics
For 5V operation (unless otherwise noted, Ta =
-
40 to + 85
C, V
CC
= 5.0V
10%)
Parameter
Symbol
Min.
Typ.
Max.
Unit
f
SK
-
-
1
MHz
t
SKH
450
-
-
ns
t
SKL
450
-
-
ns
t
CS
450
-
-
ns
t
CSS
50
-
-
ns
t
DIS
100
-
-
ns
t
CSH
0
-
-
ns
t
DIH
100
-
-
ns
t
PD1
-
-
500
ns
t
PD0
-
-
500
ns
t
SV
-
-
500
ns
t
DF
-
-
100
ns
-
-
10
ms
SK clock frequency
t
E / W
SK "HIGH" time
SK "LOW" time
CS "LOW" time
CS setup time
DI setup time
CS hold time
DI hold time
Data "1" output delay time
Data "0" output delay time
Time from CS to output confirmation
Time from CS to output High impedance
Write cycle time
For low voltage operation (unless otherwise noted, Ta =
-
40 to + 85
C, V
CC
= 3.0V
10%)
Parameter
Symbol
Min.
Typ.
Max.
Unit
f
SK
-
-
250
kHz
t
SKH
1
-
-
s
t
SKL
1
-
-
s
t
CS
1
-
-
s
t
CSS
200
-
-
ns
t
DIS
400
-
-
ns
t
CSH
0
-
-
ns
t
DIH
400
-
-
ns
t
PD1
-
-
2
s
t
PD0
-
-
2
s
t
SV
-
-
2
s
t
DF
-
-
400
ns
-
-
25
ms
SK clock frequency
t
E / W
SK "HIGH" time
SK "LOW" time
CS "LOW" time
CS setup time
DI setup time
CS hold time
DI hold time
Data "1" output delay time
Data "0" output delay time
Time from CS to output confirmation
Time from CS to output High impedance
Write cycle time
When reading at low voltage (unless otherwise noted, Ta =
-
40 to + 85
C, V
CC
= 2.0V)
Parameter
Symbol
Min.
Typ.
Max.
Unit
f
SK
-
-
200
kHz
t
SKH
2
-
-
s
t
SKL
2
-
-
s
t
CS
2
-
-
s
t
CSS
400
-
-
ns
t
DIS
800
-
-
ns
t
CSH
0
-
-
ns
t
DIH
800
-
-
ns
t
PD1
-
-
4
s
t
PD0
-
-
4
s
t
DF
-
-
800
ns
SK clock frequency
SK "HIGH" time
SK "LOW" time
CS "LOW" time
CS setup time
DI setup time
CS hold time
DI hold time
Data "1" output delay time
Data "0" output delay time
Time from CS to output High impedance
Not designed for radiative rays.
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
(3) Timing chart
CS
SK
DI
DO (READ)
DO (WRITE)
STATUS VALID
t
DF
t
DF
t
PD1
t
PD0
t
DIH
t
DIS
t
CSS
t
CSH
t
SKH
t
SKL
Fig.9 Synchronized data timing
Data is acquired from DI in synchronization with the SK rise.
During a reading operation, data is output from DO in synchronization with the SK rise.
After the completion of each mode, make sure that CS is set to LOW, to reset the internal circuit, before changing modes.
During a writing operation, a Status Valid (READY or BUSY) is valid from the time CS is HIGH until time tCS after CS falls following the input of
a write command and before the output of the next command start bit. Also, DO must be in a HIGH-Z state when CS is LOW.
(4) Reading (Fig.10)
When the read command is acknowledged, the data (16 bits) for the input address is output serially. The data is
synchronized with the SK rise during A0 acquisition and a "0" (dummy bit) is output. All further data is output in
synchronization with the SK pulse rises.
CS
SK
DI
DO
(
1)
(
2)
D14
D15
D1
D14
D15
0
High Z
1
1
0
A5
A4
A1
A0
1
2
4
9
10
25
26
D0
(
2) Address auto increment function: These ICs are equipped with an address auto increment function which is effective only during reading operations. With
this function, if the SK clock is input following execution of one of the above reading commands, data is read from upper addresses in succession.
CS is held in HIGH state during automatic incrementing.
(
1) If the first data input following the rise of the start bit CS is "1", the start bit is acknowledged. Also, if a "1" is input following several zeroes in succession, the
"1" is recognized as the start bit, and subsequent operation commences. This applies also to all commands described subsequently.
Fig.10 Read cycle timing (READ)
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
(5) Write enable (Fig.11)
These ICs are set to the write disabled state by the internal reset circuit when the power is turned on. Therefore,
before performing a write command, the write enable command must be executed. When this command is
executed, it remains valid until a write disable command is issued or the power supply is cut off. However, read
commands can be used in either the write enable or write disable state.
1
0
0
1
1
CS
SK
DI
DO
High Z
Fig.11 Write enable cycle timing
(6) Write (Fig.12)
This command writes the input 16 bits data (D15 to D0) to the specified address (A5 to A0). Actual writing of the data
begins after CS falls (following the 25th clock pulse after the start bit input), and D0 is in the Acquire state.
STATUS is not detected if CS = LOW after the time t
E / W
. When STATUS is detected (CS = HIGH), no commands are
accepted while DO is LOW (BUSY). Therefore, no commands should be input during this period.
CS
SK
DI
DO
High Z
0
1
1
A5
A4
A1
A0
D15
D14
D1
D0
1
2
4
9
10
25
STATUS
t
CS
READY
BUSY
t
SV
t
E / W
Fig.12 Write cycle timing (WRITE)
(STATUS)
After time tCS following the fall of CS, after input of the write command), if CS is set to HIGH, the write execute = BUSY
(LOW) and the command wait status READY (HIGH) are output.
If in the command wait status (STATUS = READY), the next command can be performed within the time t
E / W
. Thus, if
data is input via SK and DI with CS = HIGH in the t
E / W
period, erroneous operations may be performed. To avoid this,
make sure that DI = LOW when CS = HIGH. (Caution is especially important when common input ports are used.) This
applies to all of the write commands.
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
(7) All address write (Fig.13)
With this command, the input 16 bits data is written simultaneously to all of the addresses (64 words). Rather than
writing one word at a time, in succession, data is written all at one time, enabling a write time of t
E / W
.
CS
SK
DI
DO
High Z
0
0
1
0
1
D15
D14
D1
D0
1
2
5
10
25
STATUS
t
SV
READY
BUSY
t
CS
t
E / W
Fig.13 Write all address cycle timing. (WRAL)
(8) Write disable (Fig.14)
When the power supply is turned on, the IC enters the write disable status. Similarly, when the write disable command
is issued, the IC enters the same status. When in this status, all write commands are ignored, but read commands
may be executed.
In the write enable status, writing begins even if a write command is entered accidentally. To prevent errors of this type,
we recommend executing a write disable command after writing has been completed.
1
0
0
0
0
CS
SK
DI
DO
High Z
Fig.14 Write disable cycle timing (WDS)
Operation notes
(1) Cancelling modes
Fig.15
a
b
t
E / W
WRITE, WRAL
READ
1 bit
2 bits
6 bits
16 bits
Start bit
Operating code
Address
Data
1 bit
2 bits
6 bits
16 bits
Start bit
Operating code
Address
Data
Cancel can be performed for the entire read mode space
Cancellation method: CS LOW
a: Canceled by setting CS LOW or V
CC
OFF (
)
b: Cannot be canceled by any method. If V
CC
is set to OFF during this time, the data in the
designated address is not secured.
V
CC
OFF (V
CC
is turned off after CS is set to LOW)
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
(2) Timing in the standby mode
As shown in Fig.16, during standby, if CS rises when SK is HIGH, the DI state may be read on the rising edge. If this
happens, and DI is HIGH, this is taken to be the start bit, causing a bit error (see point "a" in Fig.16).
Make sure all inputs are LOW during standby or when turning the power supply on or off (see Fig.17).
SK
CS
DI
a
b
0
1
Point a: Start bit position during erroneous operation
Point b: Timing during normal operation
Fig. 16 Erroneous operation timing
SK
CS
DI
0
1
b
Fig. 17 Normal operation timing
(3) Precautions when turning power on and off
When turning the power supply on and off, make sure CS is set to LOW (see Fig.18).
When CS is HIGH, the EEPROM enters the active state. To avoid this, make sure CS is set to LOW (disable mode)
when turning on the power supply. (When CS is LOW, all input is cancelled.)
When the power supply is turned off, the low power state can continue for a long time because of the capacity of the
power supply line. Erroneous operations and erroneous writing can occur at such times for the same reasons as
described above. To avoid this, make sure CS is set to LOW before turning off the power supply.
To prevent erroneous writing, these ICs are equipped with a POR (Power On Reset) circuit, but in order to achieve
operation at a low power supply, V
CC
is set to operate at approximately 1.3V. After the POR has been activated,
writing is disabled, but if CS is set to HIGH, writing may be enabled because of noise or other factors. However, the
POR circuit is effective only when the power supply is on, and will not operate when the power is off.
Also, to prevent erroneous writing at low voltages, these ICs are equipped with a built-in circuit (V
CC
-lockout circuit)
which resets the write command if V
CC
drops to approximately 2V or lower (typ.) (
).
Good example
Bad example
GND
+
5V
GND
+
5V
V
CC
CS
Fig. 18
Here, the CS pin is pulled up to V
CC
. In this case,
CS is HIGH (active state). Please be aware that the EEPROM may
perform erroneous operations or write erroneous data because of
noise or other factors. Please be aware that this can occur even if
the CS input is HIGH-Z.
In this case, CS is LOW when the power supply is turned
on or off.
(Bad example)
(Good example)
(4) Clock (SK) rise conditions
If the clock pin (SK) signal of the BR93LC46-W has a long rise time (tr) and if noise on the signal line exceeds a
certain level, erroneous operation can occur due to erroneous counts in the clock. To prevent this, a Schmitt trigger is
built into the SK input of the BR93LC46-W. The hysteresis amplitude of this circuit is set to approximately 0.2V, so if
the noise exceeds the SK input, the noise amplitude should be set to 0.2V
P-P
or lower. Furthermore, rises and falls in
the clock input should be accelerated as much as possible.
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
(5) Power supply noise
The BR93LC46-W discharge high volumes of high voltage when a write is completed. The power supply may
fluctuate at such times. Therefore, make sure a capacitor of 1000pF or greater is connected between V
CC
(Pin 8) and
GND (Pin 5).
(6) Connecting DI and DO directly
The BR93LC46-W have an independent input pin (DI) and output pin (DO). These are treated as individual signals
on the timing chart but can be controlled through one control line. Control can be initiated on a single control line by
inserting a resistor R.
COM
R
DI
DO
BR93LC46
IO port
Fig. 19 Common connections for the DI and DO control line
1) Data collision between the
-COM output and the DO output
Within the input and output timing of the BR93LC46-W the drive from the
-COM output to the DI input and a signal
output from the DO output can be emitted at the same time. This happens only for the 1 clock cycle (a dummy bit
"0" is output to the DO pin) which acquires the A0 address data during a read cycle.
When the address data A0 = 1, the
-COM output becomes a direct current source for the DO pin. The resistor R
is the only resistance which limits this current. Therefore, a resistor with a value which satisfies the
-COM and the
BR93LC46-W current capacity is required. When using a single control line, when a dummy bit "0" is output to the
DO, the
-COM I / O address data A0 is also output. Therefore, the dummy bit cannot be detected.
2) Feedback to the DI input from the DO output
Data is output from the DO pin and then feeds back into the DI input through the resistor R. This happens when:
DO data is output during a read operation
A READY / BUSY signal is output during WRITE or WRAL operation
Such feedback does not cause problems in the basic operation of the BR93LC46-W.
The
-COM input level must be adequately maintained for the voltage drop at R which is caused by the total input
leakage current for the
-COM and the BR93LC46-W. In the state in which SK is input, when the READY / BUSY
function is used, make sure that CS is dropped to LOW within four clock pulses of the output of the READY signal
HIGH and the standby mode is restored. For input after the fifth clock pulse, the READY HIGH will be taken as the
start bit and WDS or some other mode will be activated, depending on the DI state.
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
Memory ICs
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
External dimensions (Units : mm)
BR93LC46FJ-W / RFJ-W
SOP-J8
0.1
0.45Min.
0.42
0.1
4.9
0.2
8
5
4
1 2 3
1.27
7 6
0.2
0.1
0.175
6.0
0.3
3.9
0.2
1.375
0.1
BR93LC46-W
DIP8
0.5
0.1
3.2
0.2
3.4
0.3
8
5
1
4
9.3
0.3
6.5
0.3
0.3
0.1
0.51Min.
2.54
0
~15
7.62
BR93LC46F-W / RF-W
SOP8
0.15
0.3Min.
0.15
0.1
0.4
0.1
0.11
6.2
0.3
4.4
0.2
5.0
0.2
8
5
4
1
1.27
1.5
0.1
SSOP-B8
BR93LC46FV-W
5
4
8
1
0.1
6.4
0.3
4.4
0.2
3.0
0.2
0.22
0.1
1.15
0.1
0.65
(0.52)
0.15
0.1
0.3Min.
0.1