ChipFind - документация

Электронный компонент: W963L6ABN70E

Скачать:  PDF   ZIP

Document Outline

W963L6ABN
512K WORD
16 BIT LOW POWER PSEUDO SRAM
Publication Release Date: March 11, 2003
- 1 -
Revision A1
Table of Contents-
1. GENERAL DESCRIPTION.................................................................................................................. 3
2. FEATURES ......................................................................................................................................... 3
3. PRODUCT OPTIONS ......................................................................................................................... 3
4. BALL CONFIGURATION .................................................................................................................... 4
5. BALL DESCRIPTION .......................................................................................................................... 4
6. BLOCK DIAGRAM .............................................................................................................................. 5
7. FUNCTION TRUTH TABLE ................................................................................................................ 6
8. ELECTRICAL CHARACTERISTICS ................................................................................................... 7
Absolute Maximum Ratings .............................................................................................................. 7
Recommended Operating Conditions............................................................................................... 7
Capacitance ...................................................................................................................................... 8
DC Characteristics ............................................................................................................................ 8
AC Characteristics ............................................................................................................................ 9
Read Operation ..........................................................................................................................................9
Write Operation.........................................................................................................................................11
P
ower
D
own
and P
ower
D
own
P
rogram
P
arameters ............................................................................13
Other Timing Parameters .........................................................................................................................13
AC Test Conditions...................................................................................................................................13
9. TIMING WAVEFORMS ..................................................................................................................... 14
Read Timing #1 (
OE
Control Access)........................................................................................... 14
Read Timing #2 (
CE1
Control Access) ......................................................................................... 15
Read Timing #3 (Address Access after
OE
Control Access)....................................................... 16
Read Timing #4 (Address Access after
CE1
Control Access) ..................................................... 17
Write Timing #1 (
CE1
Control) ...................................................................................................... 18
Write Timing #2-1 ( WE Control, Single Write Operation) ............................................................. 19
Write Timing #2 ( WE
Control, Continuous Write Operation)......................................................... 20
Read/Write Timing #1-1 (
CE1
Control) .......................................................................................... 21
Read/Write Timing #1-2 (
CE1
Control) .......................................................................................... 22
W963L6ABN
- 2 -
Read ( OE Control) / Write ( WE Control) Timing #2-1................................................................. 23
Read ( OE Control) / Write ( WE Control) Timing #2-2................................................................. 24
Power Down Program Timing ......................................................................................................... 25
Power Down Entry and Exit Timing................................................................................................. 25
Power-up Timing #1 ........................................................................................................................ 25
Power-up Timing #2 ........................................................................................................................ 26
Standby Entry Timing after Read or Write ...................................................................................... 26
Data Retention ................................................................................................................................ 27
Low V
DD
Characteristics...........................................................................................................................27
Data Retention Timing ..............................................................................................................................27
10. PACKAGE DIMENSION.................................................................................................................. 28
TFBGA 48 Balls (6 x 8 mm^2, pitch 0.75 mm)................................................................................ 28
11. ORDERING INFORMATION........................................................................................................... 29
12. VERSION HISTORY ....................................................................................................................... 30
W963L6ABN
1. GENERAL DESCRIPTION
W963L6ABN is a 8M bits CMOS pseudo static random access memory (Pseudo SRAM), organized
as 512K words x 16 bits. Using advanced single transistor DRAM architecture and 0.175
m process
technology; W963L6ABN delivers fast access cycle time and low power consumption. It is suitable for
mobile device application such as Cellular Phone and PDA, which high-density buffer is needed and
power dissipation is most concerned.
2. FEATURES
Asynchronous SRAM interface
Fast access cycle time:
- t
RC
= 70 nS (-70), 80 nS (-80)
Low power consumption:
- I
DDA1
= 20 mA Max.
- I
DDS1
= 70
A Max.
Byte write control
Wide operating conditions:
- V
DD
= +2.3V to +2.7V or
+2.7V to +3.3V
Temperature
- T
A
= 0C to +70C
- T
A
= -25C to +85C (Extended temperature)
- T
A
= -40C to +85C (Industrial temperature)
3. PRODUCT OPTIONS
PARAMETER W963L6ABN70
W963L6ABN80
t
RC
70 nS Min.
80 nS Min.
I
DDS1
70
A Max.
70
A Max.
I
DDA1
20 mA
20 mA
V
DD
2.3V to 2.7V
2.7V to 3.3V
2.3V to 2.7V
2.7V to 3.3V
Publication Release Date: March 11, 2003
- 3 -
Revision A1
W963L6ABN
4. BALL CONFIGURATION
A
Top view
E
B
C
D
F
1
H
2
3
5
6
( FBGA48 , 8 x 10mm , pitch 0.75mm )
LB
DQ9
DQ10
V
SS
V
DD
DQ15
DQ16
A18
OE
UB
DQ11
DQ12
DQ13
DQ14
NC
A8
A0
A3
A5
A17
NC
A14
A12
A9
A1
A4
A6
A7
A16
A15
A13
A10
A2
CE1
DQ2
DQ4
DQ5
DQ6
WE
A11
CE2
DQ1
DQ3
V
DD
V
SS
DQ7
DQ8
NC
4
G
5. BALL DESCRIPTION
SYMBOL DESCRIPTION
A0
- A18
Address Input
CE1
Chip Enable Input 1, Low: Enable
CE2
Chip Enable Input 2, High: Enable, Low: Enter Power Down Mode
WE
Write Enable Input
OE
Output Enable Input
LB
Lower Byte Write Control
UB
Upper Byte Write Control
I/O1
- I/O16
Data Inputs/Outputs
V
DD
Power
Supply
V
SS
Ground
NC No
Connection
- 4 -
W963L6ABN
6. BLOCK DIAGRAM
ADDRESS
LATCH &
BUFFER
ROW
DECODER
MEMORY
CELL
ARRAY
33,554,432 bits
INPUT /
OUTPUT
BUFFER
INPUT DATA
LATCH &
CONTROL
SENSE /
SWITCH
COLUMN /
DECODER
ADDRESS
LATCH &
BUFFER
A0
to
A18
DQ1
to
DQ8
DQ9
to
DQ16
CE2
TIMING
CONTROL
CE1
WE
LB
UB
OE
POWER
CONTROL
V
DD
V
SS
OUTPUT
DATA
CONTROL
PE
Publication Release Date: March 11, 2003
- 5 -
Revision A1